DAQ

6023E/6024E/6025E
User Manual

Multifunction I/O Boards for
PCI, PXI, and CompactPCI Bus Computers
Worldwide Technical Support and Product Information

http://www.natinst.com

National Instruments Corporate Headquarters
11500 North Mopac Expressway Austin, Texas 78759-3504 USA Tel: 512 794 0100

Worldwide Offices
Australia 03 9879 5166, Austria 0662 45 79 90 0, Belgium 02 757 00 20, Brazil 011 284 5011,
Canada (Ontario) 905 694 0085, Canada (Québec) 514 694 8521, Denmark 45 76 26 00, Finland 09 725 725 11,
France 0 1 48 14 24 24, Germany 089 741 31 30, Hong Kong 2645 3186, India 91805275406,
Israel 03 6120092, Italy 02 413091, Japan 03 5472 2970, Korea 02 596 7456, Mexico (D.F.) 5 280 7625,
Mexico (Monterrey) 8 357 7695, Netherlands 0348 433466, Norway 32 84 84 00, Singapore 2265886,
Spain (Madrid) 91 640 0085, Spain (Barcelona) 93 582 0251, Sweden 08 587 895 00,
Switzerland 056 200 51 51, Taiwan 02 2377 1200, United Kingdom 01635 523545

For further support information, see the Technical Support Resources appendix of this manual.

© Copyright 1999 National Instruments Corporation. All rights reserved.
## Important Information

### Warranty

The 6023E, 6024E, and 6025E boards are warranted against defects in materials and workmanship for a period of one year from the date of shipment, as evidenced by receipts or other documentation. National Instruments will, at its option, repair or replace equipment that proves to be defective during the warranty period. This warranty includes parts and labor.

The media on which you receive National Instruments software are warranted not to fail to execute programming instructions, due to defects in materials and workmanship, for a period of 90 days from date of shipment, as evidenced by receipts or other documentation. National Instruments will, at its option, repair or replace software media that do not execute programming instructions if National Instruments receives notice of such defects during the warranty period.

National Instruments does not warrant that the operation of the software shall be uninterrupted or error free.

A Return Material Authorization (RMA) number must be obtained from the factory and clearly marked on the outside of the package before any equipment will be accepted for warranty work. National Instruments will pay the shipping costs of returning to the owner parts which are covered by warranty.

National Instruments believes that the information in this document is accurate. The document has been carefully reviewed for technical accuracy. In the event that technical or typographical errors exist, National Instruments reserves the right to make changes to subsequent editions of this document without prior notice to holders of this edition. The reader should consult National Instruments if errors are suspected.

**EXCEPT AS SPECIFIED HEREIN, NATIONAL INSTRUMENTS MAKES NO WARRANTIES, EXPRESS OR IMPLIED, AND SPECIFICALLY DISCLAIMS ANY WARRANTY OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. CUSTOMER’S RIGHT TO RECOVER DAMAGES CAUSED BY FAULT OR NEGLIGENCE ON THE PART OF NATIONAL INSTRUMENTS SHALL BE LIMITED TO THE AMOUNT THERETOFORE PAID BY THE CUSTOMER. NATIONAL INSTRUMENTS WILL NOT BE LIABLE FOR DAMAGES RESULTING FROM LOSS OF DATA, PROFITS, USE OF PRODUCTS, OR INCIDENTAL OR CONSEQUENTIAL DAMAGES, EVEN IF ADVISED OF THE POSSIBILITY THEREOF.**

Any action against National Instruments must be brought within one year after the cause of action accrues. National Instruments shall not be liable for any delay in performance due to causes beyond its reasonable control. The warranty provided herein does not cover damages, defects, malfunctions, or service failures caused by owner’s failure to follow the National Instruments installation, operation, or maintenance instructions; owner’s modification of the product; owner’s abuse, misuse, or negligent acts; and power failure or surges, fire, flood, accident, actions of third parties, or other events outside reasonable control.

### Copyright

Under the copyright laws, this publication may not be reproduced or transmitted in any form, electronic or mechanical, including photocopying, recording, storing in an information retrieval system, or translating, in whole or in part, without the prior written consent of National Instruments Corporation.

### Trademarks

ComponentWorks™, CVI™, DAQ-SC/T™, LabVIEW™, Measure™, MITE™, natinst.com™, NI-DAQ™, RTSI™, SCXI™, and VirtualBench™ are trademarks of National Instruments Corporation. Product and company names mentioned herein are trademarks or trade names of their respective companies.

### WARNING REGARDING MEDICAL AND CLINICAL USE OF NATIONAL INSTRUMENTS PRODUCTS

National Instruments products are not designed with components and testing intended to ensure a level of reliability suitable for use in treatment and diagnosis of humans. Applications of National Instruments products involving medical or clinical treatment can create a potential for accidental injury caused by product failure, or by errors on the part of the user or application designer. Any use or application of National Instruments products for or involving medical or clinical treatment must be performed by properly trained and qualified medical personnel, and all traditional medical safeguards, equipment, and procedures that are appropriate in the particular situation to prevent serious injury or death should always continue to be used when National Instruments products are being used. National Instruments products are NOT intended to be a substitute for any form of established process, procedure, or equipment used to monitor or safeguard human health and safety in medical or clinical treatment.
Contents

About This Manual
  Organization of This Manual ................................................................. xi
  Conventions Used in This Manual ........................................................ xii
  National Instruments Documentation .................................................... xiii
  Related Documentation ......................................................................... xiv
  Customer Communication ..................................................................... xiv

Chapter 1
Introduction
  Features of the 6023E, 6024E, and 6025E ............................................ 1-1
  Using PXI with CompactPCI ............................................................... 1-2
  What You Need to Get Started ............................................................ 1-2
  Unpacking .......................................................................................... 1-3
  Software Programming Choices .......................................................... 1-3
    National Instruments Application Software ........................................ 1-4
    NI-DAQ Driver Software ............................................................... 1-4
    Register-Level Programming ......................................................... 1-6
  Optional Equipment ........................................................................... 1-6

Chapter 2
Installation and Configuration
  Software Installation .......................................................................... 2-1
  Hardware Installation .......................................................................... 2-1
  Hardware Configuration ....................................................................... 2-3

Chapter 3
Hardware Overview
  Analog Input ........................................................................................ 3-2
    Input Mode ..................................................................................... 3-2
    Input Range ................................................................................... 3-2
    Dither ............................................................................................ 3-3
    Multichannel Scanning Considerations ............................................. 3-4
  Analog Output .................................................................................... 3-5
    Analog Output Glitch ...................................................................... 3-5
  Digital I/O ........................................................................................ 3-6
  Timing Signal Routing ....................................................................... 3-6
  Programmable Function Inputs .......................................................... 3-7
Chapter 4
Signal Connections

I/O Connector ................................................................. 4-1
Analog Input Signal Overview .................................................. 4-8
Types of Signal Sources .......................................................... 4-8
   Floating Signal Sources .................................................. 4-8
   Ground-Referenced Signal Sources .................................. 4-9
Analog Input Modes ............................................................. 4-9
Analog Input Signal Connections .............................................. 4-11
Differential Connection Considerations (DIFF Input Configuration) ... 4-13
   Differential Connections for Ground-Referenced Signal Sources ... 4-14
   Differential Connections for Nonreferenced or Floating
   Signal Sources ............................................................. 4-15
Single-Ended Connection Considerations ................................ 4-17
   Single-Ended Connections for Floating Signal Sources
   (RSE Configuration) .......................................................... 4-18
   Single-Ended Connections for Grounded Signal Sources
   (NRSE Configuration) .......................................................... 4-18
Common-Mode Signal Rejection Considerations ......................... 4-19
Analog Output Signal Connections ............................................ 4-20
Digital I/O Signal Connections .................................................. 4-21
   All Boards ........................................................................ 4-21
Programmable Peripheral Interface (PPI) ................................. 4-22
   Port C Pin Assignments .................................................. 4-23
   Power-up State .............................................................. 4-24
      Changing DIO Power-up State to Pulled Low ......................... 4-24
   Timing Specifications .......................................................... 4-25
   Mode 1 Input Timing .......................................................... 4-27
   Mode 1 Output Timing ...................................................... 4-28
   Mode 2 Bidirectional Timing ................................................. 4-29
Power Connections ................................................................. 4-30
Timing Connections ................................................................. 4-30
   Programmable Timing Function Input Connections .................. 4-31
   DAQ Timing Connections .................................................. 4-32
      SCANCLK Signal .......................................................... 4-33
      EXTSTROBE* Signal ..................................................... 4-33
      TRIG1 Signal ............................................................... 4-34
      TRIG2 Signal ............................................................... 4-35
      STARTSCAN Signal ....................................................... 4-36
Chapter 5
Calibration

Loading Calibration Constants .................................................................5-1
Self-Calibration..........................................................................................5-2
External Calibration...................................................................................5-2
Other Considerations ...............................................................................5-3

Appendix A
Specifications

Appendix B
Custom Cabling and Optional Connectors

Appendix C
Common Questions

Appendix D
Customer Communication
Glossary

Index

Figures

Figure 1-1. The Relationship between the Programming Environment, NI-DAQ, and Your Hardware............................................................... 1-5
Figure 3-1. 6023E, 6024E, and 6025E Block Diagram ............................................. 3-1
Figure 3-2. Dither .................................................................................................... 3-4
Figure 3-3. CONVERT* Signal Routing............................................................... 3-7
Figure 3-4. PCI RTSI Bus Signal Connection....................................................... 3-9
Figure 3-5. PXI RTSI Bus Signal Connection....................................................... 3-10
Figure 4-1. I/O Connector Pin Assignment for the 6023E/6024E........................... 4-2
Figure 4-2. I/O Connector Pin Assignment for the 6025E..................................... 4-3
Figure 4-3. Programmable Gain Instrumentation Amplifier (PGIA) ...................... 4-10
Figure 4-4. Summary of Analog Input Connections ............................................. 4-12
Figure 4-5. Differential Input Connections for Ground-Referenced Signals ....... 4-14
Figure 4-6. Differential Input Connections for Nonreferenced Signals ............. 4-15
Figure 4-7. Single-Ended Input Connections for Nonreferenced or Floating Signals ................................................................................ 4-18
Figure 4-8. Single-Ended Input Connections for Ground-Referenced Signals ...... 4-19
Figure 4-9. Analog Output Connections............................................................... 4-20
Figure 4-10. Digital I/O Connections .................................................................... 4-21
Figure 4-11. Digital I/O Connections Block Diagram ........................................... 4-22
Figure 4-12. DIO Channel Configured for High DIO Power-up State with External Load................................................................. 4-24
Figure 4-13. Timing Specifications for Mode 1 Input Transfer ................................ 4-27
Figure 4-14. Timing Specifications for Mode 1 Output Transfer ............................ 4-28
Figure 4-15. Timing Specifications for Mode 2 Bidirectional Transfer ................. 4-29
Figure 4-16. Timing I/O Connections ................................................................... 4-31
Figure 4-17. Typical Posttriggered Acquisition .................................................... 4-32
Figure 4-18. Typical Pretriggered Acquisition ...................................................... 4-33
Figure 4-19. SCANCLK Signal Timing ................................................................. 4-33
Figure 4-20. EXTSTROBE* Signal Timing ............................................................ 4-34
Figure 4-21. TRIG1 Input Signal Timing............................................................... 4-34
Figure 4-22. TRIG1 Output Signal Timing ............................................................. 4-35
Figure 4-23. TRIG2 Input Signal Timing ............................................................... 4-36
Figure 4-24. TRIG2 Output Signal Timing ............................................................. 4-36
Figure 4-25. STARTSCAN Input Signal Timing .................................................... 4-37
Figure 4-26. STARTSCAN Output Signal Timing ................................................ 4-37
About This Manual

The 6023, 6024, and 6025 E Series boards are high-performance multifunction analog, digital, and timing I/O boards for PCI, PXI, and CompactPCI bus computers. Supported functions include analog input, analog output, digital I/O, and timing I/O.

This manual describes the electrical and mechanical aspects of the PCI-6023E, PCI-6024E, PCI-6025E, and PXI-6025E boards from the E Series product line and contains information concerning their operation and programming.

Organization of This Manual

The 6023E/6024E/6025E User Manual is organized as follows:

- Chapter 1, Introduction, describes the boards, lists what you need to get started, gives unpacking instructions, and describes the optional software and equipment.
- Chapter 2, Installation and Configuration, explains how to install and configure your board.
- Chapter 3, Hardware Overview, presents an overview of the hardware functions on your board.
- Chapter 4, Signal Connections, describes how to make input and output signal connections to your board via the I/O connector.
- Chapter 5, Calibration, discusses the calibration procedures for your board.
- Appendix A, Specifications, lists the specifications of each board.
- Appendix B, Custom Cabling and Optional Connectors, describes the various cabling and connector options.
- Appendix C, Common Questions, contains a list of commonly asked questions and their answers relating to usage and special features of your board.
- Appendix D, Customer Communication, contains forms you can use to request help from National Instruments or to comment on our products and manuals.
- The Glossary contains an alphabetical list and description of terms used in this manual, including abbreviations, acronyms, metric prefixes, mnemonics, and symbols.
• The Index contains an alphabetical list of key terms and topics in this
manual, including the page where you can find each one.

Conventions Used in This Manual

The following conventions are used in this manual:

<> Angle brackets containing numbers separated by an ellipsis represent a
range of values associated with a bit or signal name—for example,
DBIO<3..0>.

♦ The ♦ symbol indicates that the text following it applies only to a specific
product, a specific operating system, or a specific software version.

This icon to the left of bold italicized text denotes a note, which alerts you
to important information.

This icon to the left of bold italicized text denotes a caution, which advises
you of precautions to take to avoid injury, data loss, or a system crash.

bold Bold text denotes the names of menus, menu items, parameters, dialog
boxes, dialog box buttons or options, icons, windows, Windows 95 tabs,
or LEDs.

bold italic Bold italic text denotes an activity objective, note, caution, or warning.

italic Italic text denotes variables, emphasis, a cross reference, or an introduction
to a key concept. This font also denotes text from which you supply the
appropriate word or value, as in Windows 3.x.

monospace Text in this font denotes text or characters that you should literally enter
from the keyboard, sections of code, programming examples, and syntax
examples. This font is also used for the proper names of disk drives, paths,
directories, programs, subprograms, subroutines, device names, functions,
operations, variables, filenames and extensions, and for statements and
comments taken from programs.

CompactPCI Refers to the core specification defined by the PCI Industrial Computer
Manufacturer’s Group (PICMG)

NI-DAQ Refers to the NI-DAQ driver software for PC compatible computers unless
otherwise noted.

PC Refers to all PC AT series computers with PCI or PXI bus unless otherwise
noted.
PNXI

Stands for PCI eXtensions for Instrumentation. PXI is an open specification that builds off the CompactPCI specification by adding instrumentation-specific features.

National Instruments Documentation

The 6023E/6024E/6025E User Manual is one piece of the documentation set for your DAQ system. You could have any of several types of manuals depending on the hardware and software in your system. Use the manuals you have as follows:

- *Getting Started with SCXI*—If you are using SCXI, this is the first manual you should read. It gives an overview of the SCXI system and contains the most commonly needed information for the modules, chassis, and software.
- Your SCXI hardware user manuals—If you are using SCXI, read these manuals next for detailed information about signal connections and module configuration. They also explain in greater detail how the module works and contain application hints.
- *SCXI Chassis Manual*—If you are using SCXI, read this manual for maintenance information on the chassis and installation instructions.
- Your DAQ hardware documentation—This documentation has detailed information about the DAQ hardware that plugs into or is connected to your computer. Use this documentation for hardware installation and configuration instructions, specification information about your DAQ hardware, and application hints.
- Software documentation—You may have both application software and NI-DAQ software documentation. National Instruments application software includes ComponentWorks, LabVIEW, LabWindows/CVI, Measure, and VirtualBench. After you set up your hardware system, use either your application software documentation or the NI-DAQ documentation to help you write your application. If you have a large, complicated system, it is worthwhile to look through the software documentation before you configure your hardware.
- Accessory installation guides or manuals—If you are using accessory products, read the terminal block and cable assembly installation guides. They explain how to physically connect the relevant pieces of the system. Consult these guides when you are making your connections.
Related Documentation

The following documents contain information you may find helpful:

- National Instruments Application Note 025, Field Wiring and Noise Considerations for Analog Signals
- PCI Local Bus Specification Revision 2.1
- PICMG CompactPCI 2.0 Revision 2.1
- PXI Bus Specification Revision 1.0

The following National Instruments manual contains detailed information for the register-level programmer:

- PCI E Series Register-Level Programmer Manual

This manual is available from National Instruments by request. You should not need the register-level programmer manual if you are using National Instruments driver or application software. Using NI-DAQ, ComponentWorks, LabVIEW, LabWindows/CVI, Measure, or VirtualBench software is easier than the low-level programming described in the register-level programmer manual.

Customer Communication

National Instruments wants to receive your comments on our products and manuals. We are interested in the applications you develop with our products, and we want to help if you have problems with them. To make it easy for you to contact us, this manual contains comment and configuration forms for you to complete. These forms are in Appendix D, Customer Communication, at the end of this manual.
Introduction

This chapter describes the 6023E, 6024E, and 6025E boards, lists what you need to get started, gives unpacking instructions, and describes the optional software and equipment.

Features of the 6023E, 6024E, and 6025E

Thank you for buying a National Instruments 6023E, 6024E, or 6025E board. The 6025E features 16 channels (eight differential) of analog input, two channels of analog output, a 100-pin connector, and 32 lines of digital I/O. The 6024E features 16 channels of analog input, two channels of analog output, a 68-pin connector and eight lines of digital I/O. The 6023E is identical to the 6024E, except that it does not have analog output channels.

These boards use the National Instruments DAQ-STC system timing controller for time-related functions. The DAQ-STC consists of three timing groups that control analog input, analog output, and general-purpose counter/timer functions. These groups include a total of seven 24-bit and three 16-bit counters and a maximum timing resolution of 50 ns. The DAQ-STC makes possible such applications as buffered pulse generation, equivalent time sampling, and seamless changing of the sampling rate.

With other DAQ boards, you cannot easily synchronize several measurement functions to a common trigger or timing event. These boards have the Real-Time System Integration (RTSI) bus to solve this problem. In a PCI system, the RTSI bus consists of the National Instruments RTSI bus interface and a ribbon cable to route timing and trigger signals between several functions on as many as five DAQ boards in your computer. In a PXI system, the RTSI bus consists of the National Instruments RTSI bus interface and the PXI trigger signals on the PXI backplane to route timing and trigger signals between several functions on as many as seven DAQ boards in your system.
These boards can interface to an SCXI system—the instrumentation front end for plug-in DAQ boards—so that you can acquire analog signals from thermocouples, RTDs, strain gauges, voltage sources, and current sources. You can also acquire or generate digital signals for communication and control.

Using PXI with CompactPCI

Using PXI compatible products with standard CompactPCI products is an important feature provided by PXI Specification, Revision 1.0. If you use a PXI compatible plug-in card in a standard CompactPCI chassis, you will be unable to use PXI-specific functions, but you can still use the basic plug-in card functions. For example, the RTSI bus on your PXI E Series board is available in a PXI chassis, but not in a CompactPCI chassis.

The CompactPCI specification permits vendors to develop sub-buses that coexist with the basic PCI interface on the CompactPCI bus. Compatible operation is not guaranteed between CompactPCI boards with different sub-buses nor between CompactPCI boards with sub-buses and PXI. The standard implementation for CompactPCI does not include these sub-buses. Your PXI E Series board will work in any standard CompactPCI chassis adhering to PICMG CompactPCI 2.0 R2.1 core specification.

PXI specific features are implemented on the J2 connector of the CompactPCI bus. Table 3-3 lists the J2 pins used by your PXI E Series board. Your PXI board is compatible with any Compact PCI chassis with a sub-bus that does not drive these lines. Even if the sub-bus is capable of driving these lines, the PXI board is still compatible as long as those pins on the sub-bus are disabled by default and not ever enabled. Damage may result if these lines are driven by the sub-bus.

What You Need to Get Started

To set up and use your board, you will need the following:

- One of the following boards:
  - PCI-6023E
  - PCI-6024E
  - PCI-6025E
  - PXI-6025E

- 6023E/6024E/6025E User Manual
One of the following software packages and documentation:

- ComponentWorks
- LabVIEW for Windows
- LabWindows/CVI for Windows
- Measure
- NI-DAQ for PC Compatibles
- VirtualBench

Your computer equipped with one of the following:

- PCI bus for a PCI board
- PXI or CompactPCI chassis and controller for a PXI board

**Note**

Read Chapter 2, *Installation and Configuration*, before installing your board. Always install your software before installing your board.

### Unpacking

Your board is shipped in an antistatic package to prevent electrostatic damage to the board. Electrostatic discharge can damage several components on the board. To avoid such damage in handling the board, take the following precautions:

- Ground yourself via a grounding strap or by holding a grounded object.
- Touch the antistatic package to a metal part of your computer chassis before removing the board from the package.
- Remove the board from the package and inspect the board for loose components or any other sign of damage. Notify National Instruments if the board appears damaged in any way. Do *not* install a damaged board into your computer.
- *Never* touch the exposed pins of connectors.

### Software Programming Choices

You have several options to choose from when programming your National Instruments DAQ and SCXI hardware. You can use National Instruments application software, NI-DAQ, or register-level programming.
National Instruments Application Software

ComponentWorks contains tools for data acquisition and instrument control built on NI-DAQ driver software. ComponentWorks provides a higher-level programming interface for building virtual instruments through standard OLE controls and DLLs. With ComponentWorks, you can use all of the configuration tools, resource management utilities, and interactive control utilities included with NI-DAQ.

LabVIEW features interactive graphics, a state-of-the-art user interface, and a powerful graphical programming language. The LabVIEW Data Acquisition VI Library, a series of VIs for using LabVIEW with National Instruments DAQ hardware, is included with LabVIEW. The LabVIEW Data Acquisition VI Library is functionally equivalent to NI-DAQ software.

LabWindows/CVI features interactive graphics, state-of-the-art user interface, and uses the ANSI standard C programming language. The LabWindows/CVI Data Acquisition Library, a series of functions for using LabWindows/CVI with National Instruments DAQ hardware, is included with the NI-DAQ software kit. The LabWindows/CVI Data Acquisition Library is functionally equivalent to the NI-DAQ software.

VirtualBench features virtual instruments that combine DAQ products, software, and your computer to create a stand-alone instrument with the added benefit of the processing, display, and storage capabilities of your computer. VirtualBench instruments load and save waveform data to disk in the same forms that can be used in popular spreadsheet programs and word processors.

Using ComponentWorks, LabVIEW, LabWindows/CVI, or VirtualBench software will greatly reduce the development time for your data acquisition and control application.

NI-DAQ Driver Software

The NI-DAQ driver software is included at no charge with all National Instruments DAQ hardware. NI-DAQ is not packaged with SCXI or accessory products, except for the SCXI-1200. NI-DAQ has an extensive library of functions that you can call from your application programming environment. These functions include routines for analog input (A/D conversion), buffered data acquisition (high-speed A/D conversion), analog output (D/A conversion), waveform generation (timed D/A conversion), digital I/O, counter/timer operations, SCXI, RTSI, self-calibration, messaging, and acquiring data to extended memory.
NI-DAQ has both high-level DAQ I/O functions for maximum ease of use and low-level DAQ I/O functions for maximum flexibility and performance. Examples of high-level functions are streaming data to disk or acquiring a certain number of data points. An example of a low-level function is writing directly to registers on the DAQ device. NI-DAQ does not sacrifice the performance of National Instruments DAQ devices because it lets multiple devices operate at their peak.

NI-DAQ also internally addresses many of the complex issues between the computer and the DAQ hardware such as programming interrupts and DMA controllers. NI-DAQ maintains a consistent software interface among its different versions so that you can change platforms with minimal modifications to your code. Whether you are using conventional programming languages or National Instruments application software, your application uses the NI-DAQ driver software, as illustrated in Figure 1-1.

![Figure 1-1. The Relationship between the Programming Environment, NI-DAQ, and Your Hardware](image-url)
Register-Level Programming

The final option for programming any National Instruments DAQ hardware is to write register-level software. Writing register-level programming software can be very time-consuming and inefficient, and is not recommended for most users.

Even if you are an experienced register-level programmer, using NI-DAQ or application software to program your National Instruments DAQ hardware is easier than, and as flexible as, register-level programming, and can save weeks of development time.

Optional Equipment

National Instruments offers a variety of products to use with your board, including cables, connector blocks, and other accessories, as follows:

- Cables and cable assemblies, shielded and ribbon
- Connector blocks, shielded and unshielded screw terminals
- RTSI bus cables
- SCXI modules and accessories for isolating, amplifying, exciting, and multiplexing signals for relays and analog output. With SCXI you can condition and acquire up to 3,072 channels.
- Low channel count signal conditioning modules, boards, and accessories, including conditioning for strain gauges and RTDs, simultaneous sample and hold, and relays

For more information about these products, refer to the National Instruments catalogue or web site or call the office nearest you.
This chapter explains how to install and configure your 6023E, 6024E, or 6025E board.

Software Installation

*Install your software before you install your board.* Refer to the appropriate release notes indicated below for specific instructions on the software installation sequence.

If you are using NI-DAQ, refer to your NI-DAQ release notes. Find the installation section for your operating system and follow the instructions given there.

If you are using LabVIEW, LabWindows/CVI, or other National Instruments application software packages, refer to the appropriate release notes. After you have installed your application software, refer to your NI-DAQ release notes and follow the instructions given there for your operating system and application software package.

If you are a register-level programmer, refer to the *PCI E Series Register-Level Programmer Manual* and the *DAQ-STC Technical Reference Manual* for software configuration information.

Hardware Installation

*Note* *Install your software before you install your board.*

After installing your software, you are ready to install your hardware. Your board will fit in any 5 V expansion slot in your computer. However, to achieve best noise performance, leave as much room as possible between your board and other devices. The following are general installation instructions. Consult your computer user manual or technical reference manual for specific instructions and warnings.
PCI Board Installation
1. Write down your board’s serial number in the 6023E/6024E/6025E Hardware and Software Configuration Form in Appendix D, Customer Communication, of this manual.
2. Turn off and unplug your computer.
3. Remove the top cover of your computer.
4. Remove the expansion slot cover on the back panel of the computer.
5. Touch any metal part of your computer chassis to discharge any static electricity that might be on your clothes or body.
6. Insert the board into a 5 V PCI slot. Gently rock the board to ease it into place. It may be a tight fit, but do not force the board into place.
7. Screw the mounting bracket of the board to the back panel rail of the computer.
8. Visually verify the installation.
9. Replace the top cover of your computer.
10. Plug in and turn on your computer.

PXI Board Installation
1. Write down your board’s serial number in the 6023E/6024E/6025E Hardware and Software Configuration Form in Appendix D, Customer Communication, of this manual.
2. Turn off and unplug your computer.
3. Choose an unused PXI slot in your system. For maximum performance, the board has an onboard DMA controller that can only be used if the board is installed in a slot that supports bus arbitration, or bus master cards. National Instruments recommends installing the board in such a slot. The PXI specification requires all slots to support bus master cards, but the CompactPCI specification does not. If you install in a CompactPCI non-master slot, you must disable the board’s onboard DMA controller using software.
4. Remove the filler panel for the slot you have chosen.
5. Touch any metal part of your computer chassis to discharge any static electricity that might be on your clothes or body.
6. Insert the board into a 5 V PXI slot. Use the injector/ejector handle to fully insert the board into the chassis.
7. Screw the front panel of the board to the front panel mounting rail of the system.
8. Visually verify the installation.
9. Plug in and turn on your computer.

The board is installed. You are now ready to configure your hardware and software.

**Hardware Configuration**

Due to the National Instruments standard architecture for data acquisition and standard bus specifications, these boards are completely software-configurable. You must perform two types of configuration on the boards—bus-related and data acquisition-related configuration.

The PCI boards are fully compatible with the industry-standard *PCI Local Bus Specification Revision 2.1*. The PXI board is fully compatible with the *PXI Specification Revision 1.0*. These specifications let your computer automatically set the board base memory address and interrupt channel with no user interaction.

You can modify data acquisition-related configuration settings, such as analog input range and mode, through application-level software. Refer to Chapter 3, *Hardware Overview*, for more information about the various settings available for your board. These settings are changed and configured through software after you install your board. Refer to your software documentation for configuration instructions.
Hardware Overview

This chapter presents an overview of the hardware functions on your board.

Figure 3-1 shows a block diagram for the 6023E, 6024E, and 6025E.

Figure 3-1. 6023E, 6024E, and 6025E Block Diagram
Chapter 3 Hardware Overview

Analog Input

The analog input section of each board is software configurable. The following sections describe in detail each of the analog input settings.

Input Mode

The boards have three different input modes—nonreferenced single-ended (NRSE) input, referenced single-ended (RSE) input, and differential (DIFF) input. The single-ended input configurations provide up to 16 channels. The DIFF input configuration provides up to eight channels. Input modes are programmed on a per channel basis for multimode scanning. For example, you can configure the circuitry to scan 12 channels—four differentially-configured channels and eight single-ended channels. Table 3-1 describes the three input configurations.

<table>
<thead>
<tr>
<th>Configuration</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DIFF</td>
<td>A channel configured in DIFF mode uses two analog input lines. One line connects to the positive input of the board’s programmable gain instrumentation amplifier (PGIA), and the other connects to the negative input of the PGIA.</td>
</tr>
<tr>
<td>RSE</td>
<td>A channel configured in RSE mode uses one analog input line, which connects to the positive input of the PGIA. The negative input of the PGIA is internally tied to analog input ground (AIGND).</td>
</tr>
<tr>
<td>NRSE</td>
<td>A channel configured in NRSE mode uses one analog input line, which connects to the positive input of the PGIA. The negative input of the PGIA connects to analog input sense (AISENSE).</td>
</tr>
</tbody>
</table>

For diagrams showing the signal paths of the three configurations, refer to the Analog Input Signal Overview section in Chapter 4, Signal Connections.

Input Range

The boards have a bipolar input range that changes with the programmed gain. Each channel may be programmed with a unique gain of 0.5, 1.0, 10, or 100 to maximize the 12-bit analog-to-digital converter (ADC)
resolution. With the proper gain setting, you can use the full resolution of the ADC to measure the input signal. Table 3-2 shows the input range and precision according to the gain used.

<table>
<thead>
<tr>
<th>Gain</th>
<th>Input Range</th>
<th>Precision *</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.5</td>
<td>−10 to +10 V</td>
<td>4.88 mV</td>
</tr>
<tr>
<td>1.0</td>
<td>−5 to +5 V</td>
<td>2.44 mV</td>
</tr>
<tr>
<td>10.0</td>
<td>−500 to +500 mV</td>
<td>244.14 μV</td>
</tr>
<tr>
<td>100.0</td>
<td>−50 to +50 mV</td>
<td>24.41 μV</td>
</tr>
</tbody>
</table>

*The value of 1 LSB of the 12-bit ADC; that is, the voltage increment corresponding to a change of one count in the ADC 12-bit count.

| Note: See Appendix A, Specifications, for absolute maximum ratings.

Dither

When you enable dither, you add approximately 0.5 LSBrms of white Gaussian noise to the signal to be converted by the ADC. This addition is useful for applications involving averaging to increase the resolution of your board, as in calibration or spectral analysis. In such applications, noise modulation is decreased and differential linearity is improved by the addition of the dither. When taking DC measurements, such as when checking the board calibration, you should enable dither and average about 1,000 points to take a single reading. This process removes the effects of quantization and reduces measurement noise, resulting in improved resolution. For high-speed applications not involving averaging or spectral analysis, you may want to disable the dither to reduce noise. Your software enables and disables the dither circuitry.

Figure 3-2 illustrates the effect of dither on signal acquisition. Figure 3-2a shows a small (±4 LSB) sine wave acquired with dither off. The ADC quantization is clearly visible. Figure 3-2b shows what happens when 50 such acquisitions are averaged together; quantization is still plainly visible. In Figure 3-2c, the sine wave is acquired with dither on. There is a considerable amount of visible noise, but averaging about 50 such acquisitions, as shown in Figure 3-2d, eliminates both the added noise and the effects of quantization. Dither has the effect of forcing quantization noise to become a zero-mean random variable rather than a deterministic function of the input signal.
Multichannel Scanning Considerations

The boards can scan multiple channels at the same maximum rate as their single-channel rate; however, pay careful attention to the settling times for each of the boards. No extra settling time is necessary between channels as long as the gain is constant and source impedances are low. Refer to Appendix A, Specifications, for a complete listing of settling times for each of the boards.

When scanning among channels at various gains, the settling times may increase. When the PGIA switches to a higher gain, the signal on the previous channel may be well outside the new, smaller range. For instance, suppose a 4 V signal is connected to channel 0 and a 1 mV signal is connected to channel 1, and suppose the PGIA is programmed to apply a gain of one to channel 0 and a gain of 100 to channel 1. When the multiplexer switches to channel 1 and the PGIA switches to a gain of 100, the new full-scale range is ±50 mV.
The approximately 4 V step from 4 V to 1 mV is 4,000% of the new full-scale range. It may take as long as 100 µs for the circuitry to settle to 1 LSB after such a large transition. In general, this extra settling time is not needed when the PGIA is switching to a lower gain.

Settling times can also increase when scanning high-impedance signals due to a phenomenon called charge injection, where the analog input multiplexer injects a small amount of charge into each signal source when that source is selected. If the impedance of the source is not low enough, the effect of the charge—a voltage error—will not have decayed by the time the ADC samples the signal. For this reason, keep source impedances under 1 kΩ to perform high-speed scanning.

Due to the previously described limitations of settling times resulting from these conditions, multiple-channel scanning is not recommended unless sampling rates are low enough or it is necessary to sample several signals as nearly simultaneously as possible. The data is much more accurate and channel-to-channel independent if you acquire data from each channel independently (for example, 100 points from channel 0, then 100 points from channel 1, then 100 points from channel 2, and so on).

### Analog Output

- 6025E and 6024E only

These boards supply two channels of analog output voltage at the I/O connector. The bipolar range is fixed at ±10 V. Data written to the digital-to-analog converter (DAC) will be interpreted as two’s complement format.

#### Analog Output Glitch

In normal operation, a DAC output will glitch whenever it is updated with a new value. The glitch energy differs from code to code and appears as distortion in the frequency spectrum.
Digital I/O

The boards contain eight lines of digital I/O (DIO<0..7>) for general-purpose use. You can individually software-configure each line for either input or output. At system startup and reset, the digital I/O ports are all high impedance.

The hardware up/down control for general-purpose counters 0 and 1 are connected onboard to DIO6 and DIO7, respectively. Thus, you can use DIO6 and DIO7 to control the general-purpose counters. The up/down control signals are input only and do not affect the operation of the DIO lines.

♦ 6025E only

The 6025E board uses an 82C55A Programmable Peripheral Interface to provide an additional 24 lines of digital I/O that represent three 8-bit ports: PA, PB, PC. Each port can be programmed as an input or output port. The 82C55A has three modes of operation: simple I/O (mode 0), strobed I/O (mode 1), and bidirectional I/O (mode 2). In modes 1 and 2, the three ports are divided into two groups: group A and group B. Each group has eight data bits, plus control and status bits from Port C (PC). Modes 1 and 2 use handshaking signals from the computer to synchronize data transfers. Refer to Chapter 4, Signal Connections, for more detailed information.

Timing Signal Routing

The DAQ-STC chip provides a flexible interface for connecting timing signals to other boards or external circuitry. Your board uses the RTSI bus to interconnect timing signals between boards, and the Programmable Function Input (PFI) pins on the I/O connector to connect the board to external circuitry. These connections are designed to enable the board to both control and be controlled by other boards and circuits.

There are a total of 13 timing signals internal to the DAQ-STC that can be controlled by an external source. These timing signals can also be controlled by signals generated internally to the DAQ-STC, and these selections are fully software-configurable. Figure 3-3 shows an example of the signal routing multiplexer controlling the CONVERT* signal.
This figure shows that CONVERT* can be generated from a number of sources, including the external signals RTSI<0..6> and PFI<0..9> and the internal signals Sample Interval Counter TC and GPCTR0_OUT.

Many of these timing signals are also available as outputs on the RTSI pins, as indicated in the RTSI Triggers section in this chapter, and on the PFI pins, as indicated in Chapter 4, Signal Connections.

Programmable Function Inputs

Ten PFI pins are available on the board connector as PFI<0..9> and are connected to the board’s internal signal routing multiplexer for each timing signal. Software can select any one of the PFI pins as the external source for a given timing signal. It is important to note that any of the PFI pins can be used as an input by any of the timing signals and that multiple timing signals can use the same PFI simultaneously. This flexible routing scheme reduces the need to change physical connections to the I/O connector for different applications.
You can also individually enable each of the PFI pins to output a specific internal timing signal. For example, if you need the UPDATE* signal as an output on the I/O connector, software can turn on the output driver for the PFI5/UPDATE* pin.

**Board and RTSI Clocks**

Many board functions require a frequency timebase to generate the necessary timing signals for controlling A/D conversions, DAC updates, or general-purpose signals at the I/O connector.

These boards can use either its internal 20 MHz timebase or a timebase received over the RTSI bus. In addition, if you configure the board to use the internal timebase, you can also program the board to drive its internal timebase over the RTSI bus to another board that is programmed to receive this timebase signal. This clock source, whether local or from the RTSI bus, is used directly by the board as the primary frequency source. The default configuration at startup is to use the internal timebase without driving the RTSI bus timebase signal. This timebase is software selectable.

- **PXI-6025E**

  The RTSI clock connects to other boards through the PXI trigger bus on the PXI backplane. The RTSI clock signal uses the PXI trigger <7> line for this connection.

**RTSI Triggers**

The seven RTSI trigger lines on the RTSI bus provide a very flexible interconnection scheme for any board sharing the RTSI bus. These bidirectional lines can drive any of eight timing signals onto the RTSI bus and can receive any of these timing signals. This signal connection scheme is shown in Figure 3-4 for PCI boards and Figure 3-5 for PXI boards.
Figure 3-4. PCI RTSI Bus Signal Connection
Table 3-3 lists the name and number of pins used by the PXI-6025E.

**Table 3-3. Pins Used by PXI E Series Board**

<table>
<thead>
<tr>
<th>PXIE Series Signal</th>
<th>PXI Pin Name</th>
<th>PXI J2 Pin Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>RTSI&lt;0..5&gt;</td>
<td>PXI Trigger&lt;0..5&gt;</td>
<td>B16, A16, A17, A18, B18, C18</td>
</tr>
<tr>
<td>RTSI 6</td>
<td>PXI Star</td>
<td>D17</td>
</tr>
<tr>
<td>RTSI Clock</td>
<td>PXI Trigger 7</td>
<td>E16</td>
</tr>
<tr>
<td>Reserved</td>
<td>LBL&lt;0..3&gt;</td>
<td>C20, E20, A19, C19</td>
</tr>
<tr>
<td>Reserved</td>
<td>LBR&lt;0..12&gt;</td>
<td>A21, C21, D21, E21, A20, B20, E15, A3, C3, D3, E3, A2, B2</td>
</tr>
</tbody>
</table>

Refer to the *Timing Connections* section of Chapter 4, *Signal Connections*, for a description of the signals shown in Figures 3-4 and 3-5.
Signal Connections

This chapter describes how to make input and output signal connections to your board via the I/O connector.

The I/O connector for the 6023 and 6024E has 68 pins that you can connect to 68-pin accessories with the SH6868 shielded cable or the R6868 ribbon cable. You can connect your board to 50-pin signal accessories with the SH6850 shielded cable or R6850 ribbon cable.

The I/O connector for the 6025E has 100 pins that you can connect to 100-pin accessories with the SH100100 shielded cable. You can connect your board to 68-pin accessories with the SH1006868 shielded cable, or to 50-pin accessories with the R1005050 ribbon cable.

Caution Connections that exceed any of the maximum ratings of input or output signals on the boards can damage the board and the computer. Maximum input ratings for each signal are given in the Protection column of Table 4-2. National Instruments is not liable for any damages resulting from such signal connections.

I/O Connector

Figure 4-1 shows the pin assignments for the 68-pin I/O connector on the 6023 and 6024E. Figure 4-2 shows the pin assignments for the 100-pin I/O connector on the 6025E. Refer to Appendix B, Custom Cabling and Optional Connectors, for pin assignments of the optional 50- and 68-pin connectors. A signal description follows the figures.
## Figure 4-1. I/O Connector Pin Assignment for the 6023E/6024E

<table>
<thead>
<tr>
<th>Pin</th>
<th>Pin (6023E)</th>
<th>Pin (6024E)</th>
</tr>
</thead>
<tbody>
<tr>
<td>ACH8</td>
<td>34</td>
<td>68</td>
</tr>
<tr>
<td>ACH1</td>
<td>33</td>
<td>67</td>
</tr>
<tr>
<td>AIGND</td>
<td>32</td>
<td>66</td>
</tr>
<tr>
<td>ACH10</td>
<td>31</td>
<td>65</td>
</tr>
<tr>
<td>ACH3</td>
<td>30</td>
<td>64</td>
</tr>
<tr>
<td>AIGND</td>
<td>29</td>
<td>63</td>
</tr>
<tr>
<td>ACH4</td>
<td>28</td>
<td>62</td>
</tr>
<tr>
<td>AIGND</td>
<td>27</td>
<td>61</td>
</tr>
<tr>
<td>ACH13</td>
<td>26</td>
<td>60</td>
</tr>
<tr>
<td>ACH6</td>
<td>25</td>
<td>59</td>
</tr>
<tr>
<td>AIGND</td>
<td>24</td>
<td>58</td>
</tr>
<tr>
<td>ACH15</td>
<td>23</td>
<td>57</td>
</tr>
<tr>
<td>DAC0OUT¹</td>
<td>22</td>
<td>56</td>
</tr>
<tr>
<td>DAC1OUT¹</td>
<td>21</td>
<td>55</td>
</tr>
<tr>
<td>RESERVED</td>
<td>20</td>
<td>54</td>
</tr>
<tr>
<td>DIO4</td>
<td>19</td>
<td>53</td>
</tr>
<tr>
<td>DGND</td>
<td>18</td>
<td>52</td>
</tr>
<tr>
<td>DIO1</td>
<td>17</td>
<td>51</td>
</tr>
<tr>
<td>DIO6</td>
<td>16</td>
<td>50</td>
</tr>
<tr>
<td>DGND</td>
<td>15</td>
<td>49</td>
</tr>
<tr>
<td>+5 V</td>
<td>14</td>
<td>48</td>
</tr>
<tr>
<td>DGND</td>
<td>13</td>
<td>47</td>
</tr>
<tr>
<td>DGND</td>
<td>12</td>
<td>46</td>
</tr>
<tr>
<td>PFI0/TRIG1</td>
<td>11</td>
<td>45</td>
</tr>
<tr>
<td>PFI1/TRIG2</td>
<td>10</td>
<td>44</td>
</tr>
<tr>
<td>DGND</td>
<td>9</td>
<td>43</td>
</tr>
<tr>
<td>+5 V</td>
<td>8</td>
<td>42</td>
</tr>
<tr>
<td>DGND</td>
<td>7</td>
<td>41</td>
</tr>
<tr>
<td>PFI5/UPDATE*</td>
<td>6</td>
<td>40</td>
</tr>
<tr>
<td>PFI6/WFTRIG</td>
<td>5</td>
<td>39</td>
</tr>
<tr>
<td>DGND</td>
<td>4</td>
<td>38</td>
</tr>
<tr>
<td>PFI9/GPCTR0_GATE</td>
<td>3</td>
<td>37</td>
</tr>
<tr>
<td>GPCTR0_OUT</td>
<td>2</td>
<td>36</td>
</tr>
<tr>
<td>FREQ_OUT</td>
<td>1</td>
<td>35</td>
</tr>
</tbody>
</table>

¹ Not available on the 6023E
### Figure 4-2. I/O Connector Pin Assignment for the 6025E

<table>
<thead>
<tr>
<th>Pin</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>AIGND</td>
<td>1</td>
</tr>
<tr>
<td>AIGND</td>
<td>2</td>
</tr>
<tr>
<td>AIGND</td>
<td>3</td>
</tr>
<tr>
<td>ACH8</td>
<td>4</td>
</tr>
<tr>
<td>ACH1</td>
<td>5</td>
</tr>
<tr>
<td>ACH9</td>
<td>6</td>
</tr>
<tr>
<td>ACH2</td>
<td>7</td>
</tr>
<tr>
<td>ACH10</td>
<td>8</td>
</tr>
<tr>
<td>ACH3</td>
<td>9</td>
</tr>
<tr>
<td>ACH11</td>
<td>10</td>
</tr>
<tr>
<td>ACH4</td>
<td>11</td>
</tr>
<tr>
<td>ACH12</td>
<td>12</td>
</tr>
<tr>
<td>ACH5</td>
<td>13</td>
</tr>
<tr>
<td>ACH13</td>
<td>14</td>
</tr>
<tr>
<td>ACH6</td>
<td>15</td>
</tr>
<tr>
<td>ACH14</td>
<td>16</td>
</tr>
<tr>
<td>ACH7</td>
<td>17</td>
</tr>
<tr>
<td>ACH15</td>
<td>18</td>
</tr>
<tr>
<td>ASENSE</td>
<td>19</td>
</tr>
<tr>
<td>DAC0OUT</td>
<td>20</td>
</tr>
<tr>
<td>DAC1OUT</td>
<td>21</td>
</tr>
<tr>
<td>RESERVED</td>
<td>22</td>
</tr>
<tr>
<td>AIGND</td>
<td>23</td>
</tr>
<tr>
<td>DGN0</td>
<td>25</td>
</tr>
<tr>
<td>DIO0</td>
<td>26</td>
</tr>
<tr>
<td>DIO4</td>
<td>27</td>
</tr>
<tr>
<td>DIO5</td>
<td>28</td>
</tr>
<tr>
<td>DIO2</td>
<td>29</td>
</tr>
<tr>
<td>DIO6</td>
<td>30</td>
</tr>
<tr>
<td>DIO3</td>
<td>31</td>
</tr>
<tr>
<td>DIO7</td>
<td>32</td>
</tr>
<tr>
<td>DGN0</td>
<td>33</td>
</tr>
<tr>
<td>+5 V</td>
<td>34</td>
</tr>
<tr>
<td>+5 V</td>
<td>35</td>
</tr>
<tr>
<td>SCANCLK</td>
<td>36</td>
</tr>
<tr>
<td>EXTSTROBE</td>
<td>37</td>
</tr>
<tr>
<td>PF0/TRIG1</td>
<td>38</td>
</tr>
<tr>
<td>PF11/TRIG2</td>
<td>39</td>
</tr>
<tr>
<td>PF2/CONVERT</td>
<td>40</td>
</tr>
<tr>
<td>PF3/GPCTR1_SOURCE</td>
<td>41</td>
</tr>
<tr>
<td>PF4/GPCTR1_GATE</td>
<td>42</td>
</tr>
<tr>
<td>GPCTR1_OUT</td>
<td>43</td>
</tr>
<tr>
<td>PF5/UPDATE</td>
<td>44</td>
</tr>
<tr>
<td>PF6/WTTRIG</td>
<td>45</td>
</tr>
<tr>
<td>PF7/STARTSCAN</td>
<td>46</td>
</tr>
<tr>
<td>PF8/GPCTR0_SOURCE</td>
<td>47</td>
</tr>
<tr>
<td>PF9/GPCTR0_GATE</td>
<td>48</td>
</tr>
<tr>
<td>GPCTR0_OUT</td>
<td>49</td>
</tr>
<tr>
<td>FREQ_OUT</td>
<td>50</td>
</tr>
</tbody>
</table>

© National Instruments Corporation 4-3 6023E/6024E/6025E User Manual
Table 4-1 shows the I/O connector signal descriptions for the 6023E, 6024E, and 6025E.

### Table 4-1. I/O Connector Signal Descriptions

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>Reference</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>AIGND</td>
<td>—</td>
<td>—</td>
<td>Analog Input Ground—These pins are the reference point for single-ended measurements in RSE configuration and the bias current return point for differential measurements. All three ground references—AIGND, AOGND, and DGND—are connected together on your board.</td>
</tr>
<tr>
<td>ACH&lt;0..15&gt;</td>
<td>AIGND</td>
<td>Input</td>
<td>Analog Input Channels 0 through 15—Each channel pair, ACH&lt;i, i+8&gt; (i = 0..7), can be configured as either one differential input or two single-ended inputs.</td>
</tr>
<tr>
<td>AISENSE</td>
<td>AIGND</td>
<td>Input</td>
<td>Analog Input Sense—This pin serves as the reference node for any of channels ACH&lt;0..15&gt; in NRSE configuration.</td>
</tr>
<tr>
<td>DAC0OUT&lt;sup&gt;1&lt;/sup&gt;</td>
<td>AOGND</td>
<td>Output</td>
<td>Analog Channel 0 Output—This pin supplies the voltage output of analog output channel 0.</td>
</tr>
<tr>
<td>DAC1OUT&lt;sup&gt;1&lt;/sup&gt;</td>
<td>AOGND</td>
<td>Output</td>
<td>Analog Channel 1 Output—This pin supplies the voltage output of analog output channel 1.</td>
</tr>
<tr>
<td>AOGND</td>
<td>—</td>
<td>—</td>
<td>Analog Output Ground—The analog output voltages are referenced to this node. All three ground references—AIGND, AOGND, and DGND—are connected together on your board.</td>
</tr>
<tr>
<td>DGND</td>
<td>—</td>
<td>—</td>
<td>Digital Ground—This pin supplies the reference for the digital signals at the I/O connector as well as the +5 VDC supply. All three ground references—AIGND, AOGND, and DGND—are connected together on your board.</td>
</tr>
<tr>
<td>DIO&lt;0..7&gt;</td>
<td>DGND</td>
<td>Input or Output</td>
<td>Digital I/O signals—DIO6 and 7 can control the up/down signal of general-purpose counters 0 and 1, respectively.</td>
</tr>
<tr>
<td>PA&lt;0..7&gt;&lt;sup&gt;2&lt;/sup&gt;</td>
<td>DGND</td>
<td>Input or Output</td>
<td>Port A bidirectional digital data lines for the 82C55A programmable peripheral interface on the 6025E. PA7 is the MSB. PA0 is the LSB.</td>
</tr>
<tr>
<td>PB&lt;0..7&gt;&lt;sup&gt;2&lt;/sup&gt;</td>
<td>DGND</td>
<td>Input or Output</td>
<td>Port B bidirectional digital data lines for the 82C55A programmable peripheral interface on the 6025E. PB7 is the MSB. PB0 is the LSB.</td>
</tr>
<tr>
<td>PC&lt;0..7&gt;&lt;sup&gt;2&lt;/sup&gt;</td>
<td>DGND</td>
<td>Input or Output</td>
<td>Port C bidirectional digital data lines for the 82C55A programmable peripheral interface on the 6025E. PC7 is the MSB. PC0 is the LSB.</td>
</tr>
<tr>
<td>+5 V</td>
<td>DGND</td>
<td>Output</td>
<td>+5 VDC Source—These pins are fused for up to 1 A of +5 V supply. The fuse is self-resetting.</td>
</tr>
</tbody>
</table>
### Table 4-1. I/O Connector Signal Descriptions (Continued)

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>Reference</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SCANCLK</td>
<td>DGND</td>
<td>Output</td>
<td>Scan Clock—This pin pulses once for each A/D conversion in scanning mode when enabled. The low-to-high edge indicates when the input signal can be removed from the input or switched to another signal.</td>
</tr>
<tr>
<td>EXTSTROBE*</td>
<td>DGND</td>
<td>Output</td>
<td>External Strobe—This output can be toggled under software control to latch signals or trigger events on external devices.</td>
</tr>
<tr>
<td>PFI0/TRIG1</td>
<td>DGND</td>
<td>Input</td>
<td>PFI0/Trigger 1—As an input, this is one of the Programmable Function Inputs (PFI). PFI signals are explained in the <em>Timing Connections</em> section later in this chapter. As an output, this is the TRIG1 (AI Start Trigger) signal. In posttrigger data acquisition sequences, a low-to-high transition indicates the initiation of the acquisition sequence. In pretrigger applications, a low-to-high transition indicates the initiation of the pretrigger conversions.</td>
</tr>
<tr>
<td>PFI1/TRIG2</td>
<td>DGND</td>
<td>Input</td>
<td>PFI1/Trigger 2—As an input, this is one of the PFI.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Output</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>As an output, this is the TRIG2 (AI Stop Trigger) signal. In pretrigger applications, a low-to-high transition indicates the initiation of the posttrigger conversions. TRIG2 is not used in posttrigger applications.</td>
</tr>
<tr>
<td>PFI2/CONVERT*</td>
<td>DGND</td>
<td>Input</td>
<td>PFI2/Convert—As an input, this is one of the PFI.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Output</td>
<td>As an output, this is the CONVERT* (AI Convert) signal. A high-to-low edge on CONVERT* indicates that an A/D conversion is occurring.</td>
</tr>
<tr>
<td>PFI3/GPCTR1_SOURCE</td>
<td>DGND</td>
<td>Input</td>
<td>PFI3/Counter 1 Source—As an input, this is one of the PFI.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Output</td>
<td>As an output, this is the GPCTR1_SOURCE signal. This signal reflects the actual source connected to the general-purpose counter 1.</td>
</tr>
<tr>
<td>PFI4/GPCTR1_GATE</td>
<td>DGND</td>
<td>Input</td>
<td>PFI4/Counter 1 Gate—As an input, this is one of the PFI.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Output</td>
<td>As an output, this is the GPCTR1_GATE signal. This signal reflects the actual gate signal connected to the general-purpose counter 1.</td>
</tr>
<tr>
<td>GPCTR1_OUT</td>
<td>DGND</td>
<td>Output</td>
<td>Counter 1 Output—This output is from the general-purpose counter 1.</td>
</tr>
</tbody>
</table>
### Table 4-1. I/O Connector Signal Descriptions (Continued)

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>Reference</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PFI5/UPDATE*</td>
<td>DGND</td>
<td>Input</td>
<td>PFI5/Update—As an input, this is one of the PFIs. As an output, this is the UPDATE* (AO Update) signal. A high-to-low edge on UPDATE* indicates that the analog output primary group is being updated for the 6024E or 6025E.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Output</td>
<td></td>
</tr>
<tr>
<td>PFI6/WFTRIG</td>
<td>DGND</td>
<td>Input</td>
<td>PFI6/Waveform Trigger—As an input, this is one of the PFIs. As an output, this is the WFTRIG (AO Start Trigger) signal. In timed analog output sequences, a low-to-high transition indicates the initiation of the waveform generation.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Output</td>
<td></td>
</tr>
<tr>
<td>PFI7/STARTSCAN</td>
<td>DGND</td>
<td>Input</td>
<td>PFI7/Start of Scan—As an input, this is one of the PFIs. As an output, this is the STARTSCAN (AI Scan Start) signal. This pin pulses once at the start of each analog input scan in the interval scan. A low-to-high transition indicates the start of the scan.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Output</td>
<td></td>
</tr>
<tr>
<td>PFI8/GPCTR0_SOURCE</td>
<td>DGND</td>
<td>Input</td>
<td>PFI8/Counter 0 Source—As an input, this is one of the PFIs. As an output, this is the GPCTR0_SOURCE signal. This signal reflects the actual source connected to the general-purpose counter 0.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Output</td>
<td></td>
</tr>
<tr>
<td>PFI9/GPCTR0_GATE</td>
<td>DGND</td>
<td>Input</td>
<td>PFI9/Counter 0 Gate—As an input, this is one of the PFIs. As an output, this is the GPCTR0_GATE signal. This signal reflects the actual gate signal connected to the general-purpose counter 0.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Output</td>
<td></td>
</tr>
<tr>
<td>GPCTR0_OUT</td>
<td>DGND</td>
<td>Output</td>
<td>Counter 0 Output—This output is from the general-purpose counter 0 output.</td>
</tr>
<tr>
<td>FREQ_OUT</td>
<td>DGND</td>
<td>Output</td>
<td>Frequency Output—This output is from the frequency generator output.</td>
</tr>
</tbody>
</table>

* Indicates that the signal is active low
1 Not available on the 6023E
2 Not available on the 6023E or 6024E
Table 4-2 shows the I/O signal summary for the 6023E, 6024E, and 6025E.

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>Signal Type and Direction</th>
<th>Impedance Input/ Output</th>
<th>Protection (Volts) On/Off</th>
<th>Source (mA at V)</th>
<th>Sink (mA at V)</th>
<th>Rise Time (ns)</th>
<th>Bias</th>
</tr>
</thead>
<tbody>
<tr>
<td>ACH&lt;0..15&gt;</td>
<td>AI</td>
<td>100 GΩ in parallel with 100 pF</td>
<td>42/35</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>±200 pA</td>
</tr>
<tr>
<td>AISENSE</td>
<td>AI</td>
<td>100 GΩ in parallel with 100 pF</td>
<td>40/25</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>±200 pA</td>
</tr>
<tr>
<td>AIGND</td>
<td>AO</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>DAC0OUT (6024E and 6025E only)</td>
<td>AO</td>
<td>0.1 Ω</td>
<td>Short-circuit to ground</td>
<td>5 at 10</td>
<td>5 at -10</td>
<td>10 V/µs</td>
<td>—</td>
</tr>
<tr>
<td>DAC1OUT (6024E and 6025E only)</td>
<td>AO</td>
<td>0.1 Ω</td>
<td>Short-circuit to ground</td>
<td>5 at 10</td>
<td>5 at -10</td>
<td>10 V/µs</td>
<td>—</td>
</tr>
<tr>
<td>AOGND</td>
<td>AO</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>DGND</td>
<td>DO</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>VCC</td>
<td>DO</td>
<td>0.1 Ω</td>
<td>Short-circuit to ground</td>
<td>1A fused</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>DIO&lt;0..7&gt;</td>
<td>DIO</td>
<td>—</td>
<td>$V_{cc}$ +0.5</td>
<td>13 at (Vcc -0.4)</td>
<td>24 at 0.4</td>
<td>1.1</td>
<td>50 kΩ pu</td>
</tr>
<tr>
<td>PA&lt;0..7&gt; (6025E only)</td>
<td>DIO</td>
<td>—</td>
<td>$V_{cc}$ +0.5</td>
<td>2.5 at 3.7min</td>
<td>2.5 at 0.4</td>
<td>5</td>
<td>100 kΩ pu</td>
</tr>
<tr>
<td>PB&lt;0..7&gt; (6025E only)</td>
<td>DIO</td>
<td>—</td>
<td>$V_{cc}$ +0.5</td>
<td>2.5 at 3.7min</td>
<td>2.5 at 0.4</td>
<td>5</td>
<td>100 kΩ pu</td>
</tr>
<tr>
<td>PC&lt;0..7&gt; (6025E only)</td>
<td>DIO</td>
<td>—</td>
<td>$V_{cc}$ +0.5</td>
<td>2.5 at 3.7min</td>
<td>2.5 at 0.4</td>
<td>5</td>
<td>100 kΩ pu</td>
</tr>
<tr>
<td>SCANCLK</td>
<td>DO</td>
<td>—</td>
<td>—</td>
<td>3.5 at (Vcc -0.4)</td>
<td>5 at 0.4</td>
<td>1.5</td>
<td>50 kΩ pu</td>
</tr>
<tr>
<td>EXTSTROBE*</td>
<td>DO</td>
<td>—</td>
<td>—</td>
<td>3.5 at (Vcc -0.4)</td>
<td>5 at 0.4</td>
<td>1.5</td>
<td>50 kΩ pu</td>
</tr>
<tr>
<td>PFI0/TRIG1</td>
<td>DIO</td>
<td>—</td>
<td>$V_{cc}$ +0.5</td>
<td>3.5 at (Vcc -0.4)</td>
<td>5 at 0.4</td>
<td>1.5</td>
<td>50 kΩ pu</td>
</tr>
<tr>
<td>PFI1/TRIG2</td>
<td>DIO</td>
<td>—</td>
<td>$V_{cc}$ +0.5</td>
<td>3.5 at (Vcc -0.4)</td>
<td>5 at 0.4</td>
<td>1.5</td>
<td>50 kΩ pu</td>
</tr>
<tr>
<td>PFI2/CONVERT*</td>
<td>DIO</td>
<td>—</td>
<td>$V_{cc}$ +0.5</td>
<td>3.5 at (Vcc -0.4)</td>
<td>5 at 0.4</td>
<td>1.5</td>
<td>50 kΩ pu</td>
</tr>
<tr>
<td>PFI3/GPCTRL1_SOURCE</td>
<td>DIO</td>
<td>—</td>
<td>$V_{cc}$ +0.5</td>
<td>3.5 at (Vcc -0.4)</td>
<td>5 at 0.4</td>
<td>1.5</td>
<td>50 kΩ pu</td>
</tr>
</tbody>
</table>
Chapter 4  Signal Connections

Analog Input Signal Overview

The analog input signals for these boards are ACH<0..15>, ASENSE, and AIGND. Connection of these analog input signals to your board depends on the type of input signal source and the configuration of the analog input channels you are using. This section provides an overview of the different types of signal sources and analog input configuration modes. More specific signal connection information is provided in the section, Analog Input Signal Connections.

Types of Signal Sources

When configuring the input channels and making signal connections, you must first determine whether the signal sources are floating or ground-referenced.

Floating Signal Sources

A floating signal source is not connected in any way to the building ground system but, rather, has an isolated ground-reference point. Some examples of floating signal sources are outputs of transformers, thermocouples,
battery-powered devices, optical isolators, and isolation amplifiers. An instrument or device that has an isolated output is a floating signal source. You must tie the ground reference of a floating signal to your board’s analog input ground to establish a local or onboard reference for the signal. Otherwise, the measured input signal varies as the source floats out of the common-mode input range.

**Ground-Referenced Signal Sources**

A ground-referenced signal source is connected in some way to the building system ground and is, therefore, already connected to a common ground point with respect to the board, assuming that the computer is plugged into the same power system. Nonisolated outputs of instruments and devices that plug into the building power system fall into this category.

The difference in ground potential between two instruments connected to the same building power system is typically between 1 and 100 mV but can be much higher if power distribution circuits are not properly connected. If a grounded signal source is improperly measured, this difference may appear as an error in the measurement. The connection instructions for grounded signal sources are designed to eliminate this ground potential difference from the measured signal.

**Analog Input Modes**

You can configure your board for one of three input modes: nonreferenced single ended (NRSE), referenced single ended (RSE), and differential (DIFF). With the different configurations, you can use the PGIA in different ways. Figure 4-3 shows a diagram of your board’s PGIA.
In single-ended mode (RSE and NRSE), signals connected to ACH<0..15> are routed to the positive input of the PGIA. In differential mode, signals connected to ACH<0..7> are routed to the positive input of the PGIA, and signals connected to ACH<8..15> are routed to the negative input of the PGIA.

A Caution is given: **Exceeding the differential and common-mode input ranges distorts your input signals. Exceeding the maximum input voltage rating can damage the board and the computer. National Instruments is not liable for any damages resulting from such signal connections. The maximum input voltage ratings are listed in the Protection column of Table 4-2.**

In NRSE mode, the AISENSE signal is connected internally to the negative input of the PGIA when their corresponding channels are selected. In DIFF and RSE modes, AISENSE is left unconnected.

AIGND is an analog input common signal that is routed directly to the ground tie point on the boards. You can use this signal for a general analog ground tie point to your board if necessary.

The PGIA applies gain and common-mode voltage rejection and presents high input impedance to the analog input signals connected to your board. Signals are routed to the positive and negative inputs of the PGIA through input multiplexers on the board. The PGIA converts two input signals to a signal that is the difference between the two input signals multiplied by the gain setting of the amplifier. The amplifier output voltage is referenced to
the ground for the board. Your board’s A/D converter (ADC) measures this output voltage when it performs A/D conversions.

You must reference all signals to ground either at the source device or at the board. If you have a floating source, you should reference the signal to ground by using the RSE input mode or the DIFF input configuration with bias resistors (see the Differential Connections for Nonreferenced or Floating Signal Sources section in this chapter). If you have a grounded source, you should not reference the signal to AIGND. You can avoid this reference by using DIFF or NRSE input configurations.

## Analog Input Signal Connections

The following sections discuss the use of single-ended and differential measurements and recommendations for measuring both floating and ground-referenced signal sources.

Figure 4-4 summarizes the recommended input configuration for both types of signal sources.
### Figure 4-4. Summary of Analog Input Connections

<table>
<thead>
<tr>
<th>Signal Source Type</th>
<th>Floating Signal Source (Not Connected to Building Ground)</th>
<th>Grounded Signal Source</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Input</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>Differential (DIFF)</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>See text for information on bias resistors.</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>Single-Ended — Ground Referenced (RSE)</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Ground-loop losses, $V_g$, are added to measured signal</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>Single-Ended — Nonreferenced (NRSE)</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>See text for information on bias resistors.</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Differential Connection Considerations (DIFF Input Configuration)

A differential connection is one in which the analog input signal has its own reference signal or signal return path. These connections are available when the selected channel is configured in DIFF input mode. The input signal is tied to the positive input of the PGIA, and its reference signal, or return, is tied to the negative input of the PGIA.

When you configure a channel for differential input, each signal uses two multiplexer inputs—one for the signal and one for its reference signal. Therefore, with a differential configuration for every channel, up to eight analog input channels are available.

You should use differential input connections for any channel that meets any of the following conditions:

- The input signal is low level (less than 1 V).
- The leads connecting the signal to the board are greater than 10 ft (3 m).
- The input signal requires a separate ground-reference point or return signal.
- The signal leads travel through noisy environments.

Differential signal connections reduce picked up noise and increase common-mode noise rejection. Differential signal connections also allow input signals to float within the common-mode limits of the PGIA.
Differential Connections for Ground-Referenced Signal Sources

Figure 4-5 shows how to connect a ground-referenced signal source to a channel on the board configured in DIFF input mode.

With this type of connection, the PGIA rejects both the common-mode noise in the signal and the ground potential difference between the signal source and the board ground, shown as $V_{cm}$ in Figure 4-5.
Differential Connections for Nonreferenced or Floating Signal Sources

Figure 4-6 shows how to connect a floating signal source to a channel configured in DIFF input mode.

Figure 4-6 shows two bias resistors connected in parallel with the signal leads of a floating signal source. If you do not use the resistors and the source is truly floating, the source is not likely to remain within the common-mode signal range of the PGIA. The PGIA will then saturate, causing erroneous readings.
You must reference the source to AIGND. The easiest way is to connect the positive side of the signal to the positive input of the PGIA and connect the negative side of the signal to AIGND as well as to the negative input of the PGIA, without any resistors at all. This connection works well for DC-coupled sources with low source impedance (less than 100 Ω).

However, for larger source impedances, this connection leaves the differential signal path significantly out of balance. Noise that couples electrostatically onto the positive line does not couple onto the negative line because it is connected to ground. Hence, this noise appears as a differential-mode signal instead of a common-mode signal, and the PGIA does not reject it. In this case, instead of directly connecting the negative line to AIGND, connect it to AIGND through a resistor that is about 100 times the equivalent source impedance. The resistor puts the signal path nearly in balance, so that about the same amount of noise couples onto both connections, yielding better rejection of electrostatically coupled noise. Also, this configuration does not load down the source (other than the very high input impedance of the PGIA).

You can fully balance the signal path by connecting another resistor of the same value between the positive input and AIGND, as shown in Figure 4-6. This fully balanced configuration offers slightly better noise rejection but has the disadvantage of loading the source down with the series combination (sum) of the two resistors. If, for example, the source impedance is 2 kΩ and each of the two resistors is 100 kΩ, the resistors load down the source with 200 kΩ and produce a −1% gain error.

Both inputs of the PGIA require a DC path to ground in order for the PGIA to work. If the source is AC coupled (capacitively coupled), the PGIA needs a resistor between the positive input and AIGND. If the source has low impedance, choose a resistor that is large enough not to significantly load the source but small enough not to produce significant input offset voltage as a result of input bias current (typically 100 kΩ to 1 MΩ). In this case, you can tie the negative input directly to AIGND. If the source has high output impedance, you should balance the signal path as previously described using the same value resistor on both the positive and negative inputs; you should be aware that there is some gain error from loading down the source.
**Single-Ended Connection Considerations**

A single-ended connection is one in which the board analog input signal is referenced to a ground that can be shared with other input signals. The input signal is tied to the positive input of the PGIA, and the ground is tied to the negative input of the PGIA.

When every channel is configured for single-ended input, up to 16 analog input channels are available.

You can use single-ended input connections for any input signal that meets the following conditions:

- The input signal is high level (greater than 1 V).
- The leads connecting the signal to the board are less than 10 ft (3 m).
- The input signal can share a common reference point with other signals.

DIFF input connections are recommended for greater signal integrity for any input signal that does not meet the preceding conditions.

Using your software, you can configure the channels for two different types of single-ended connections—RSE configuration and NRSE configuration. The RSE configuration is used for floating signal sources; in this case, the board provides the reference ground point for the external signal. The NRSE input configuration is used for ground-referenced signal sources; in this case, the external signal supplies its own reference ground point and the board should not supply one.

In single-ended configurations, more electrostatic and magnetic noise couples into the signal connections than in differential configurations. The coupling is the result of differences in the signal path. Magnetic coupling is proportional to the area between the two signal conductors. Electrical coupling is a function of how much the electric field differs between the two conductors.
Single-Ended Connections for Floating Signal Sources (RSE Configuration)

Figure 4-7 shows how to connect a floating signal source to a channel configured for RSE mode.

![Diagram of single-ended input connections for nonreferenced or floating signals](image)

**Figure 4-7.** Single-Ended Input Connections for Nonreferenced or Floating Signals

Single-Ended Connections for Grounded Signal Sources (NRSE Configuration)

To measure a grounded signal source with a single-ended configuration, you must configure your board in the NRSE input configuration. The signal is then connected to the positive input of the PGIA, and the signal local ground reference is connected to the negative input of the PGIA. The ground point of the signal should, therefore, be connected to the AISENSE pin. Any potential difference between the board ground and the signal ground appears as a common-mode signal at both the positive and negative inputs of the PGIA, and this difference is rejected by the amplifier. If the input circuitry of a board were referenced to ground, in this situation as in the RSE input configuration, this difference in ground potentials would appear as an error in the measured voltage.
Figure 4-8 shows how to connect a grounded signal source to a channel configured for NRSE mode.

Common-Mode Signal Rejection Considerations

Figures 4-5 and 4-8 show connections for signal sources that are already referenced to some ground point with respect to the board. In these cases, the PGIA can reject any voltage caused by ground potential differences between the signal source and the board. In addition, with differential input connections, the PGIA can reject common-mode noise pickup in the leads connecting the signal sources to the board. The PGIA can reject common-mode signals as long as $V_{+in}$ and $V_{-in}$ (input signals) are both within ±11 V of AIGND.
Analog Output Signal Connections

- 6024E and 6025E

The analog output signals are DAC0OUT, DAC1OUT, and AOGND. DAC0OUT and DAC1OUT are not available on the 6023E.

DAC0OUT is the voltage output signal for analog output channel 0. DAC1OUT is the voltage output signal for analog output channel 1.

AOGND is the ground reference signal for both analog output channels and the external reference signal.

Figure 4-9 shows how to make analog output connections to your board.

Figure 4-9. Analog Output Connections
Digital I/O Signal Connections

All Boards

All boards have digital I/O signals DIO<0..7> and DGND. DIO<0..7> are the signals making up the DIO port, and DGND is the ground reference signal for the DIO port. You can program all lines individually to be inputs or outputs. Figure 4-10 shows signal connections for three typical digital I/O applications.

Figure 4-10. Digital I/O Connections

Figure 4-10 shows DIO<0..3> configured for digital input and DIO<4..7> configured for digital output. Digital input applications include receiving TTL signals and sensing external device states such as the state of the switch shown in the figure. Digital output applications include sending TTL signals and driving external devices such as the LED shown in the figure.
Programmable Peripheral Interface (PPI)

- 6025E only

The 6025E board uses an 82C55A PPI to provide an additional 24 lines of digital I/O that represent three 8-bit ports: PA, PB, and PC. Each port can be programmed as an input or output port.

Figure 4-11 depicts signal connections for three typical digital I/O applications.

Figure 4-11. Digital I/O Connections Block Diagram

In Figure 4-11, port A of one PPI is configured for digital output, and port B is configured for digital input. Digital input applications include...
receiving TTL signals and sensing external device states such as the state of the switch in Figure 4-11. Digital output applications include sending TTL signals and driving external devices such as the LED shown in Figure 4-11.

Port C Pin Assignments

♦ 6025 only

The signals assigned to port C depend on how the 82C55A is configured. In mode 0, or no handshaking configuration, port C is configured as two 4-bit I/O ports. In modes 1 and 2, or handshaking configuration, port C is used for status and handshaking signals with any leftover lines available for general-purpose I/O. Table 4-3 summarizes the port C signal assignments for each configuration. You can also use ports A and B in different modes; the table does not show every possible combination.

Note Table 4-3 shows both the port C signal assignments and the terminology correlation between different documentation sources. The 82C55A terminology refers to the different 82C55A configurations as modes, whereas NI-DAQ, ComponentWorks, LabWindows/CVI, and LabVIEW documentation refers to them as handshaking and no handshaking.

<table>
<thead>
<tr>
<th>Configuration Terminology</th>
<th>Signal Assignments</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>6023E/6024E/6025E User Manual</strong></td>
<td><strong>National Instruments Software</strong></td>
</tr>
<tr>
<td>Mode 0 (Basic I/O) No Handshaking</td>
<td>I/O</td>
</tr>
<tr>
<td>Mode 1 (Strobed Input) Handshaking</td>
<td>I/O</td>
</tr>
<tr>
<td>Mode 1 (Strobed Output) Handshaking</td>
<td>OBF_A*</td>
</tr>
<tr>
<td>Mode 2 (Bidirectional Bus) Handshaking</td>
<td>OBF_A*</td>
</tr>
</tbody>
</table>

*Indicates that the signal is active low.
Subscripts A and B denote port A or port B handshaking signals.
Power-up State

- 6025E only

The 6025E contains bias resistors that control the state of the digital I/O lines PA<0..7>, PB<0..7>, PC<0..7> at power up. Each digital I/O line is configured as an input, pulled high by a 100 kΩ bias resistor.

You can change individual lines from pulled up to pulled down by adding your own external resistors. This section describes the procedure.

**Changing DIO Power-up State to Pulled Low**

Each DIO line is pulled to $V_{cc}$ (approximately +5 VDC) with a 100 kΩ resistor. To pull a specific line low, connect between that line and ground a pull-down resistor ($R_L$) whose value will give you a maximum of 0.4 VDC. The DIO lines provide a maximum of 2.5 mA at 3.7 V in the high state. Using the largest possible resistor ensures that you do not use more current than necessary to perform the pull-down task.

However, make sure the resistor’s value is not so large that leakage current from the DIO line along with the current from the 100 kΩ pull-up resistor drives the voltage at the resistor above a TTL-low level of 0.4 VDC. Figure 4-12 shows the DIO configuration for high DIO power-up state.

![DIO Channel Configured for High DIO Power-up State with External Load](image)

**Figure 4-12.** DIO Channel Configured for High DIO Power-up State with External Load

Example:

A given DIO line is pulled high at power up. To pull it low on power up with an external resistor, follow these steps:

1. Install a load ($R_L$). Remember that the smaller the resistance, the greater the current consumption and the lower the voltage.
2. Using the following formula, calculate the largest possible load to maintain a logic low level of 0.4 V and supply the maximum driving current:

\[ V = I \times R_L \Rightarrow R_L = \frac{V}{I}, \text{ where:} \]

\[ V = 0.4 \text{ V} \quad ; \text{Voltage across } R_L \]
\[ I = 46 \mu\text{A} + 10 \mu\text{A} \quad ; \text{4.6 V across the 100 k\Omega pull-up resistor and 10 \mu\text{A maximum leakage current}} \]

Therefore:

\[ R_L = 7.1 \text{ k\Omega} \quad ; \frac{0.4 \text{ V}}{56 \mu\text{A}} \]

This resistor value, 7.1 k\Omega, provides a maximum of 0.4 V on the DIO line at power up. You can substitute smaller resistor values to lower the voltage or to provide a margin for \( V_{cc} \) variations and other factors. However, smaller values will draw more current, leaving less drive current for other circuitry connected to this line. The 7.1 k\Omega resistor reduces the amount of logic high source current by 0.4 mA with a 2.8 V output.

**Timing Specifications**

- **6025E only**

This section lists the timing specifications for handshaking with your 6025E PC<0..7> lines. The handshaking lines STB* and IBF synchronize input transfers. The handshaking lines OBF* and ACK* synchronize output transfers. Table 4-4 describes signals appearing in the handshaking diagrams.

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>STB*</td>
<td>Input</td>
<td>Strobe Input—A low signal on this handshaking line loads data into the input latch.</td>
</tr>
<tr>
<td>IBF</td>
<td>Output</td>
<td>Input Buffer Full—A high signal on this handshaking line indicates that data has been loaded into the input latch. A low signal indicates the board is ready for more data. This is an input acknowledge signal.</td>
</tr>
<tr>
<td>ACK*</td>
<td>Input</td>
<td>Acknowledge Input—A low signal on this handshaking line indicates that the data written to the port has been accepted. This signal is a response from the external device indicating that it has received the data from your DIO board.</td>
</tr>
</tbody>
</table>
### Table 4-4. Signal Names Used in Timing Diagrams (Continued)

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>OBF*</td>
<td>Output</td>
<td>Output Buffer Full—A low signal on this handshaking line indicates that data has been written to the port.</td>
</tr>
<tr>
<td>INTR</td>
<td>Output</td>
<td>Interrupt Request—This signal becomes high when the 82C55A requests service during a data transfer. The appropriate interrupt enable bits must be set to generate this signal.</td>
</tr>
<tr>
<td>RD*</td>
<td>Internal</td>
<td>Read—This signal is the read signal generated from the control lines of the computer I/O expansion bus.</td>
</tr>
<tr>
<td>WR*</td>
<td>Internal</td>
<td>Write—This signal is the write signal generated from the control lines of the computer I/O expansion bus.</td>
</tr>
<tr>
<td>DATA</td>
<td>Bidirectional</td>
<td>Data Lines at the Specified Port—For output mode, this signal indicates the availability of data on the data line. For input mode, this signal indicates when the data on the data lines should be valid.</td>
</tr>
</tbody>
</table>
### Mode 1 Input Timing

Timing specifications for an input transfer in mode 1 are as follows:

![Timing Specifications for Mode 1 Input Transfer](image)

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
<th>Minimum</th>
<th>Maximum</th>
</tr>
</thead>
<tbody>
<tr>
<td>T1</td>
<td>STB* Pulse Width</td>
<td>100</td>
<td>—</td>
</tr>
<tr>
<td>T2</td>
<td>STB* = 0 to IBF = 1</td>
<td>—</td>
<td>150</td>
</tr>
<tr>
<td>T3</td>
<td>Data before STB* = 1</td>
<td>20</td>
<td>—</td>
</tr>
<tr>
<td>T4</td>
<td>STB* = 1 to INTR = 1</td>
<td>—</td>
<td>150</td>
</tr>
<tr>
<td>T5</td>
<td>Data after STB* = 1</td>
<td>50</td>
<td>—</td>
</tr>
<tr>
<td>T6</td>
<td>RD* = 0 to INTR = 0</td>
<td>—</td>
<td>200</td>
</tr>
<tr>
<td>T7</td>
<td>RD* = 1 to IBF = 0</td>
<td>—</td>
<td>150</td>
</tr>
</tbody>
</table>

All timing values are in nanoseconds.

![Figure 4-13. Timing Specifications for Mode 1 Input Transfer](image)
**Mode 1 Output Timing**

Timing specifications for an output transfer in mode 1 are as follows:

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
<th>Minimum</th>
<th>Maximum</th>
</tr>
</thead>
<tbody>
<tr>
<td>T1</td>
<td>WR* = 0 to INTR = 0</td>
<td>—</td>
<td>250</td>
</tr>
<tr>
<td>T2</td>
<td>WR* = 1 to Output</td>
<td>—</td>
<td>200</td>
</tr>
<tr>
<td>T3</td>
<td>WR* = 1 to OBF* = 0</td>
<td>—</td>
<td>150</td>
</tr>
<tr>
<td>T4</td>
<td>ACK* = 0 to OBF* = 1</td>
<td>—</td>
<td>150</td>
</tr>
<tr>
<td>T5</td>
<td>ACK* Pulse Width</td>
<td>100</td>
<td>—</td>
</tr>
<tr>
<td>T6</td>
<td>ACK* = 1 to INTR = 1</td>
<td>—</td>
<td>150</td>
</tr>
</tbody>
</table>

All timing values are in nanoseconds.

*Figure 4-14. Timing Specifications for Mode 1 Output Transfer*
### Mode 2 Bidirectional Timing

Timing specifications for a bidirectional transfer in mode 2 are as follows:

![Timing Specifications for Mode 2 Bidirectional Transfer](Image)

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
<th>Minimum</th>
<th>Maximum</th>
</tr>
</thead>
<tbody>
<tr>
<td>T1</td>
<td>WR* = 1 to OBF* = 0</td>
<td>—</td>
<td>150</td>
</tr>
<tr>
<td>T2</td>
<td>Data before STB* = 1</td>
<td>20</td>
<td>—</td>
</tr>
<tr>
<td>T3</td>
<td>STB* Pulse Width</td>
<td>100</td>
<td>—</td>
</tr>
<tr>
<td>T4</td>
<td>STB* = 0 to IBF* = 1</td>
<td>—</td>
<td>150</td>
</tr>
<tr>
<td>T5</td>
<td>Data after STB* = 1</td>
<td>50</td>
<td>—</td>
</tr>
<tr>
<td>T6</td>
<td>ACK* = 0 to OBF* = 1</td>
<td>—</td>
<td>150</td>
</tr>
<tr>
<td>T7</td>
<td>ACK* Pulse Width</td>
<td>100</td>
<td>—</td>
</tr>
<tr>
<td>T8</td>
<td>ACK* = 0 to Output</td>
<td>—</td>
<td>150</td>
</tr>
<tr>
<td>T9</td>
<td>ACK* = 1 to Output Float</td>
<td>20</td>
<td>250</td>
</tr>
<tr>
<td>T10</td>
<td>RD* = 1 to IBF* = 0</td>
<td>—</td>
<td>150</td>
</tr>
</tbody>
</table>

All timing values are in nanoseconds.

**Figure 4-15.** Timing Specifications for Mode 2 Bidirectional Transfer
Power Connections

Two pins on the I/O connector supply +5 V from the computer power supply via a self-resetting fuse. The fuse will reset automatically within a few seconds after the overcurrent condition is removed. These pins are referenced to DGND and can be used to power external digital circuitry. The power rating is +4.65 to +5.25 VDC at 1 A.

Caution  
Under no circumstances should you connect these +5 V power pins directly to analog or digital ground or to any other voltage source on the board or any other device. Doing so can damage the board and the computer. National Instruments is NOT liable for damages resulting from such a connection.

Timing Connections

Caution  
Exceeding the maximum input voltage ratings, which are listed in Table 4-2, can damage the board and the computer. National Instruments is not liable for any damages resulting from such signal connections.

All external control over the timing of your board is routed through the 10 programmable function inputs labeled PFI<0..9>. These signals are explained in detail in the section, Programmable Function Input Connections. These PFIs are bidirectional; as outputs they are not programmable and reflect the state of many DAQ, waveform generation, and general-purpose timing signals. There are five other dedicated outputs for the remainder of the timing signals. As inputs, the PFI signals are programmable and can control any DAQ, waveform generation, and general-purpose timing signals.

The DAQ signals are explained in the DAQ Timing Connections section later in this chapter. The waveform generation signals are explained in the Waveform Generation Timing Connections section later in this chapter. The general-purpose timing signals are explained in the General-Purpose Timing Signal Connections section in this chapter.

All digital timing connections are referenced to DGND. This reference is demonstrated in Figure 4-16, which shows how to connect an external TRIG1 source and an external CONVERT* source to two PFI pins.
Figure 4-16. Timing I/O Connections

**Programmable Function Input Connections**

There are a total of 13 internal timing signals that you can externally control from the PFI pins. The source for each of these signals is software-selectable from any of the PFIs when you want external control. This flexible routing scheme reduces the need to change the physical wiring to the board I/O connector for different applications requiring alternative wiring.

You can individually enable each of the PFI pins to output a specific internal timing signal. For example, if you need the CONVERT* signal as an output on the I/O connector, software can turn on the output driver for the PFI2/CONVERT* pin. Be careful not to drive a PFI signal externally when it is configured as an output.

As an input, you can individually configure each PFI pin for edge or level detection and for polarity selection, as well. You can use the polarity selection for any of the 13 timing signals, but the edge or level detection will depend upon the particular timing signal being controlled. The
detection requirements for each timing signal are listed within the section that discusses that individual signal.

In edge-detection mode, the minimum pulse width required is 10 ns. This applies for both rising-edge and falling-edge polarity settings. There is no maximum pulse-width requirement in edge-detect mode.

In level-detection mode, there are no minimum or maximum pulse-width requirements imposed by the PFIs themselves, but there may be limits imposed by the particular timing signal being controlled. These requirements are listed later in this chapter.

**DAQ Timing Connections**

The DAQ timing signals are SCANCLK, EXTSTROBE*, TRIG1, TRIG2, STARTSCAN, CONVERT*, AIGATE, and SISOURCE.

Posttriggered data acquisition allows you to view only data that is acquired after a trigger event is received. A typical posttriggered DAQ sequence is shown in Figure 4-17. Pretriggered data acquisition allows you to view data that is acquired before the trigger of interest in addition to data acquired after the trigger. Figure 4-18 shows a typical pretriggered DAQ sequence. The description for each signal shown in these figures is included later in this chapter.

![Figure 4-17. Typical Posttriggered Acquisition](image-url)
Figure 4-18. Typical Pretriggered Acquisition

SCANCLK Signal

SCANCLK is an output-only signal that generates a pulse with the leading edge occurring approximately 50 to 100 ns after an A/D conversion begins. The polarity of this output is software-selectable but is typically configured so that a low-to-high leading edge can clock external analog input multiplexers indicating when the input signal has been sampled and can be removed. This signal has a 400 to 500 ns pulse width and is software-enabled. Figure 4-19 shows the timing for the SCANCLK signal.

Figure 4-19. SCANCLK Signal Timing

EXTSTROBE* Signal

EXTSTROBE* is an output-only signal that generates either a single pulse or a sequence of eight pulses in the hardware-strobe mode. An external device can use this signal to latch signals or to trigger events. In the single-pulse mode, software controls the level of the EXTSTROBE* signal. A 10 µs and a 1.2 µs clock are available for generating a sequence of eight pulses in the hardware-strobe mode. Figure 4-20 shows the timing for the hardware-strobe mode EXTSTROBE* signal.
TRIG1 Signal

Any PFI pin can externally input the TRIG1 signal, which is available as an output on the PFI0/TRIG1 pin.

Refer to Figures 4-17 and 4-18 for the relationship of TRIG1 to the DAQ sequence.

As an input, the TRIG1 signal is configured in the edge-detection mode. You can select any PFI pin as the source for TRIG1 and configure the polarity selection for either rising or falling edge. The selected edge of the TRIG1 signal starts the data acquisition sequence for both posttriggered and pretriggered acquisitions.

As an output, the TRIG1 signal reflects the action that initiates a DAQ sequence. This is true even if the acquisition is being externally triggered by another PFI. The output is an active high pulse with a pulse width of 50 to 100 ns. This output is set to tri-state at startup.

Figures 4-21 and 4-22 show the input and output timing requirements for the TRIG1 signal.
The board also uses the TRIG1 signal to initiate pretriggered DAQ operations. In most pretriggered applications, the TRIG1 signal is generated by a software trigger. Refer to the TRIG2 signal description for a complete description of the use of TRIG1 and TRIG2 in a pretriggered DAQ operation.

**TRIG2 Signal**

Any PFI pin can externally input the TRIG2 signal, which is available as an output on the PFI1/TRIG2 pin. Refer to Figure 4-18 for the relationship of TRIG2 to the DAQ sequence.

As an input, the TRIG2 signal is configured in the edge-detection mode. You can select any PFI pin as the source for TRIG2 and configure the polarity selection for either rising or falling edge. The selected edge of the TRIG2 signal initiates the posttriggered phase of a pretriggered acquisition sequence. In pretriggered mode, the TRIG1 signal initiates the data acquisition. The scan counter indicates the minimum number of scans before TRIG2 can be recognized. After the scan counter decrements to zero, it is loaded with the number of posttrigger scans to acquire while the acquisition continues. The board ignores the TRIG2 signal if it is asserted prior to the scan counter decrementing to zero. After the selected edge of TRIG2 is received, the board will acquire a fixed number of scans and the acquisition will stop. This mode acquires data both before and after receiving TRIG2.

As an output, the TRIG2 signal reflects the posttrigger in a pretriggered acquisition sequence. This is true even if the acquisition is being externally triggered by another PFI. The TRIG2 signal is not used in posttriggered data acquisition. The output is an active high pulse with a pulse width of 50 to 100 ns. This output is set to tri-state at startup.
Figures 4-23 and 4-24 show the input and output timing requirements for the TRIG2 signal.

**STARTSCAN Signal**

Any PFI pin can externally input the STARTSCAN signal, which is available as an output on the PFI7/STARTSCAN pin. Refer to Figures 4-17 and 4-18 for the relationship of STARTSCAN to the DAQ sequence.

As an input, the STARTSCAN signal is configured in the edge-detection mode. You can select any PFI pin as the source for STARTSCAN and configure the polarity selection for either rising or falling edge. The selected edge of the STARTSCAN signal initiates a scan. The sample interval counter starts if you select internally triggered CONVERT*.

As an output, the STARTSCAN signal reflects the actual start pulse that initiates a scan. This is true even if the starts are being externally triggered by another PFI. You have two output options. The first is an active high pulse with a pulse width of 50 to 100 ns, which indicates the start of the scan. The second action is an active high pulse that terminates at the start of the last conversion in the scan, which indicates a scan in progress.
STARTSCAN will be deasserted $t_{\text{off}}$ after the last conversion in the scan is initiated. This output is set to tri-state at startup.

Figures 4-25 and 4-26 show the input and output timing requirements for the STARTSCAN signal.

![STARTSCAN Input Signal Timing](image1)

**Figure 4-25.** STARTSCAN Input Signal Timing

![STARTSCAN Output Signal Timing](image2)

**Figure 4-26.** STARTSCAN Output Signal Timing

The CONVERT* pulses are masked off until the board generates the STARTSCAN signal. If you are using internally generated conversions, the first CONVERT* appears when the onboard sample interval counter reaches zero. If you select an external CONVERT*, the first external pulse after STARTSCAN generates a conversion. The STARTSCAN pulses should be separated by at least one scan period.
A counter on your board internally generates the STARTSCAN signal unless you select some external source. This counter is started by the TRIG1 signal and is stopped either by software or by the sample counter.

Scans generated by either an internal or external STARTSCAN signal are inhibited unless they occur within a DAQ sequence. Scans occurring within a DAQ sequence may be gated by either the hardware (AIGATE) signal or software command register gate.

**CONVERT* Signal**

Any PFI pin can externally input the CONVERT* signal, which is available as an output on the PFI2/CONVERT* pin.

Refer to Figures 4-17 and 4-18 for the relationship of CONVERT* to the DAQ sequence.

As an input, the CONVERT* signal is configured in the edge-detection mode. You can select any PFI pin as the source for CONVERT* and configure the polarity selection for either rising or falling edge. The selected edge of the CONVERT* signal initiates an A/D conversion.

The ADC switches to hold mode within 60 ns of the selected edge. This hold-mode delay time is a function of temperature and does not vary from one conversion to the next. CONVERT* pulses should be separated by at least 5 µs (200 kHz sample rate).

As an output, the CONVERT* signal reflects the actual convert pulse that is connected to the ADC. This is true even if the conversions are being externally generated by another PFI. The output is an active low pulse with a pulse width of 50 to 150 ns. This output is set to tri-state at startup.

Figures 4-27 and 4-28 show the input and output timing requirements for the CONVERT* signal.

![Figure 4-27. CONVERT* Input Signal Timing](image)
The sample interval counter on the board normally generates the CONVERT* signal unless you select some external source. The counter is started by the STARTSCAN signal and continues to count down and reload itself until the scan is finished. It then reloads itself in preparation for the next STARTSCAN pulse.

A/D conversions generated by either an internal or external CONVERT* signal are inhibited unless they occur within a DAQ sequence. Scans occurring within a DAQ sequence may be gated by either the hardware (AIGATE) signal or software command register gate.

**AIGATE Signal**

Any PFI pin can externally input the AIGATE signal, which is not available as an output on the I/O connector. The AIGATE signal can mask off scans in a DAQ sequence. You can configure the PFI pin you select as the source for the AIGATE signal in either the level-detection or edge-detection mode. You can configure the polarity selection for the PFI pin for either active high or active low.

In the level-detection mode if AIGATE is active, the STARTSCAN signal is masked off and no scans can occur. In the edge-detection mode, the first active edge disables the STARTSCAN signal, and the second active edge enables STARTSCAN.

The AIGATE signal can neither stop a scan in progress nor continue a previously gated-off scan; in other words, once a scan has started, AIGATE does not gate off conversions until the beginning of the next scan and, conversely, if conversions are being gated off, AIGATE does not gate them back on until the beginning of the next scan.
SISOURCE Signal

Any PFI pin can externally input the SISOURCE signal, which is not available as an output on the I/O connector. The onboard scan interval counter uses the SISOURCE signal as a clock to time the generation of the STARTSCAN signal. You must configure the PFI pin you select as the source for the SISOURCE signal in the level-detection mode. You can configure the polarity selection for the PFI pin for either active high or active low.

The maximum allowed frequency is 20 MHz, with a minimum pulse width of 23 ns high or low. There is no minimum frequency limitation.

Either the 20 MHz or 100 kHz internal timebase generates the SISOURCE signal unless you select some external source. Figure 4-29 shows the timing requirements for the SISOURCE signal.

Waveform Generation Timing Connections

The analog group defined for your board is controlled by WFTRIG, UPDATE*, and UISOURCE.

WFTRIG Signal

Any PFI pin can externally input the WFTRIG signal, which is available as an output on the PFI6/WFTRIG pin.

As an input, the WFTRIG signal is configured in the edge-detection mode. You can select any PFI pin as the source for WFTRIG and configure the polarity selection for either rising or falling edge. The selected edge of the WFTRIG signal starts the waveform generation for the DACs. The update interval (UI) counter is started if you select internally generated UPDATE*.

As an output, the WFTRIG signal reflects the trigger that initiates waveform generation. This is true even if the waveform generation is being
externally triggered by another PFI. The output is an active high pulse with a pulse width of 50 to 100 ns. This output is set to tri-state at startup.

Figures 4-30 and 4-31 show the input and output timing requirements for the WFTRIG signal.

**Figure 4-30.** WFTRIG Input Signal Timing

**Figure 4-31.** WFTRIG Output Signal Timing

**UPDATE* Signal**

Any PFI pin can externally input the UPDATE* signal, which is available as an output on the PFI5/UPDATE* pin.

As an input, the UPDATE* signal is configured in the edge-detection mode. You can select any PFI pin as the source for UPDATE* and configure the polarity selection for either rising or falling edge. The selected edge of the UPDATE* signal updates the outputs of the DACs. In order to use UPDATE*, you must set the DACs to posted-update mode.

As an output, the UPDATE* signal reflects the actual update pulse that is connected to the DACs. This is true even if the updates are being externally generated by another PFI. The output is an active low pulse with a pulse width of 300 to 350 ns. This output is set to tri-state at startup.
Figures 4-32 and 4-33 show the input and output timing requirements for the UPDATE* signal.

![UPDATE* Input Signal Timing](image)

**Figure 4-32. UPDATE* Input Signal Timing**

![UPDATE* Output Signal Timing](image)

**Figure 4-33. UPDATE* Output Signal Timing**

The DACs are updated within 100 ns of the leading edge. Separate the UPDATE* pulses with enough time that new data can be written to the DAC latches.

The board UI counter normally generates the UPDATE* signal unless you select some external source. The UI counter is started by the WFTRIG signal and can be stopped by software or the internal Buffer Counter.

D/A conversions generated by either an internal or external UPDATE* signal do not occur when gated by the software command register gate.

**UISOURCE Signal**

Any PFI pin can externally input the UISOURCE signal, which is not available as an output on the I/O connector. The UI counter uses the UISOURCE signal as a clock to time the generation of the UPDATE* signal. You must configure the PFI pin you select as the source for the UISOURCE signal in the level-detection mode. You can configure the polarity selection for the PFI pin for either active high or active low. Figure 4-34 shows the timing requirements for the UISOURCE signal.
The maximum allowed frequency is 20 MHz, with a minimum pulse width of 23 ns high or low. There is no minimum frequency limitation.

Either the 20 MHz or 100 kHz internal timebase normally generates the UISOURCE signal unless you select some external source.

**General-Purpose Timing Signal Connections**

The general-purpose timing signals are GPCTR0SOURCE, GPCTR0_GATE, GPCTR0_OUT, GPCTR0_UP_DOWN, GPCTR1_SOURCE, GPCTR1_GATE, GPCTR1_OUT, GPCTR1_UP_DOWN, and FREQ_OUT.

**GPCTR0SOURCE Signal**

Any PFI pin can externally input the GPCTR0SOURCE signal, which is available as an output on the PFI8/GPCTR0SOURCE pin.

As an input, the GPCTR0SOURCE signal is configured in the edge-detection mode. You can select any PFI pin as the source for GPCTR0SOURCE and configure the polarity selection for either rising or falling edge.

As an output, the GPCTR0SOURCE signal reflects the actual clock connected to general-purpose counter 0. This is true even if another PFI is externally inputting the source clock. This output is set to tri-state at startup.

Figure 4-35 shows the timing requirements for the GPCTR0SOURCE signal.
The maximum allowed frequency is 20 MHz, with a minimum pulse width of 23 ns high or low. There is no minimum frequency limitation.

The 20 MHz or 100 kHz timebase normally generates the GPCTR0_SOURCE signal unless you select some external source.

**GPCTR0_GATE Signal**

Any PFI pin can externally input the GPCTR0_GATE signal, which is available as an output on the PFI9/GPCTR0_GATE pin.

As an input, the GPCTR0_GATE signal is configured in the edge-detection mode. You can select any PFI pin as the source for GPCTR0_GATE and configure the polarity selection for either rising or falling edge. You can use the gate signal in a variety of different applications to perform actions such as starting and stopping the counter, generating interrupts, saving the counter contents, and so on.

As an output, the GPCTR0_GATE signal reflects the actual gate signal connected to general-purpose counter 0. This is true even if the gate is being externally generated by another PFI. This output is set to tri-state at startup. Figure 4-36 shows the timing requirements for the GPCTR0_GATE signal.
Chapter 4  Signal Connections

GPCTR0_OUT Signal

This signal is available only as an output on the GPCTR0_OUT pin. The GPCTR0_OUT signal reflects the terminal count (TC) of general-purpose counter 0. You have two software-selectable output options—pulse on TC and toggle output polarity on TC. The output polarity is software-selectable for both options. This output is set to tri-state at startup. Figure 4-37 shows the timing of the GPCTR0_OUT signal.

GPCTR0_UP_DOWN Signal

This signal can be externally input on the DIO6 pin and is not available as an output on the I/O connector. The general-purpose counter 0 will count down when this pin is at a logic low and count up when it is at a logic high. You can disable this input so that software can control the up-down functionality and leave the DIO6 pin free for general use.

GPCTR1_SOURCE Signal

Any PFI pin can externally input the GPCTR1_SOURCE signal, which is available as an output on the PFI3/GPCTR1_SOURCE pin.

As an input, the GPCTR1_SOURCE signal is configured in the edge-detection mode. You can select any PFI pin as the source for GPCTR1_SOURCE and configure the polarity selection for either rising or falling edge.

As an output, the GPCTR1_SOURCE monitors the actual clock connected to general-purpose counter 1. This is true even if the source clock is being externally generated by another PFI. This output is set to tri-state at startup.
Figure 4-38 shows the timing requirements for the GPCTR1_SOURCE signal.

![Figure 4-38. GPCTR1_SOURCE Signal Timing](image)

The maximum allowed frequency is 20 MHz, with a minimum pulse width of 23 ns high or low. There is no minimum frequency limitation.

The 20 MHz or 100 kHz timebase normally generates the GPCTR1_SOURCE unless you select some external source.

**GPCTR1_GATE Signal**

Any PFI pin can externally input the GPCTR1_GATE signal, which is available as an output on the PFI/GPCTR1_GATE pin.

As an input, the GPCTR1_GATE signal is configured in edge-detection mode. You can select any PFI pin as the source for GPCTR1_GATE and configure the polarity selection for either rising or falling edge. You can use the gate signal in a variety of different applications to perform such actions as starting and stopping the counter, generating interrupts, saving the counter contents, and so on.

As an output, the GPCTR1_GATE signal monitors the actual gate signal connected to general-purpose counter 1. This is true even if the gate is being externally generated by another PFI. This output is set to tri-state at startup.
Figure 4-39 shows the timing requirements for the GPCTR1_GATE signal.

![GPCTR1_GATE Signal Timing](image)

**Figure 4-39. GPCTR1_GATE Signal Timing in Edge-Detection Mode**

**GPCTR1_OUT Signal**

This signal is available only as an output on the GPCTR1_OUT pin. The GPCTR1_OUT signal monitors the TC board general-purpose counter 1. You have two software-selectable output options—pulse on TC and toggle output polarity on TC. The output polarity is software-selectable for both options. This output is set to tri-state at startup. Figure 4-40 shows the timing requirements for the GPCTR1_OUT signal.

![GPCTR1_OUT Signal Timing](image)

**Figure 4-40. GPCTR1_OUT Signal Timing**

**GPCTR1_UP_DOWN Signal**

This signal can be externally input on the DIO7 pin and is not available as an output on the I/O connector. General-purpose counter 1 counts down when this pin is at a logic low and counts up at a logic high. This input can be disabled so that software can control the up-down functionality and leave the DIO7 pin free for general use. Figure 4-41 shows the timing requirements for the GATE and SOURCE input signals and the timing specifications for the OUT output signals of your board.
Figure 4-41. GPCTR Timing Summary

The GATE and OUT signal transitions shown in Figure 4-41 are referenced to the rising edge of the SOURCE signal. This timing diagram assumes that the counters are programmed to count rising edges. The same timing diagram, but with the source signal inverted and referenced to the falling edge of the source signal, would apply when the counter is programmed to count falling edges.

The GATE input timing parameters are referenced to the signal at the SOURCE input or to one of the internally generated signals on your board. Figure 4-41 shows the GATE signal referenced to the rising edge of a source signal. The gate must be valid (either high or low) for at least 10 ns before the rising or falling edge of a source signal for the gate to take effect at that source edge, as shown by $t_{gsu}$ and $t_{gh}$ in Figure 4-41. The gate signal is not required to be held after the active edge of the source signal.

If you use an internal timebase clock, the gate signal cannot be synchronized with the clock. In this case, gates applied close to a source edge take effect either on that source edge or on the next one. This arrangement results in an uncertainty of one source clock period with respect to unsynchronized gating sources.

The OUT output timing parameters are referenced to the signal at the SOURCE input or to one of the internally generated clock signals on the
boards. Figure 4-41 shows the OUT signal referenced to the rising edge of a source signal. Any OUT signal state changes occur within 80 ns after the rising or falling edge of the source signal.

**FREQ_OUT Signal**
This signal is available only as an output on the FREQ_OUT pin. The board’s frequency generator outputs the FREQ_OUT pin. The frequency generator is a 4-bit counter that can divide its input clock by the numbers 1 through 16. The input clock of the frequency generator is software-selectable from the internal 10 MHz and 100 kHz timebases. The output polarity is software-selectable. This output is set to tri-state at startup.

**Field Wiring Considerations**

Environmental noise can seriously affect the accuracy of measurements made with your board if you do not take proper care when running signal wires between signal sources and the board. The following recommendations apply mainly to analog input signal routing to the board, although they also apply to signal routing in general.

Minimize noise pickup and maximize measurement accuracy by taking the following precautions:

- Use differential analog input connections to reject common-mode noise.
- Use individually shielded, twisted-pair wires to connect analog input signals to the board. With this type of wire, the signals attached to the CH+ and CH– inputs are twisted together and then covered with a shield. You then connect this shield only at one point to the signal source ground. This kind of connection is required for signals traveling through areas with large magnetic fields or high electromagnetic interference.
- Route signals to the board carefully. Keep cabling away from noise sources. The most common noise source in a computer based data acquisition system is the video monitor. Separate the monitor from the analog signals as much as possible.

The following recommendations apply for all signal connections to your board:

- Separate board signal lines from high-current or high-voltage lines. These lines can induce currents in or voltages on the board signal lines.
if they run in parallel paths at a close distance. To reduce the magnetic coupling between lines, separate them by a reasonable distance if they run in parallel, or run the lines at right angles to each other.

- Do not run signal lines through conduits that also contain power lines.
- Protect signal lines from magnetic fields caused by electric motors, welding equipment, breakers, or transformers by running them through special metal conduits.

For more information, refer to the application note, *Field Wiring and Noise Consideration for Analog Signals*, available from National Instruments.
This chapter discusses the calibration procedures for your board. If you are using the NI-DAQ device driver, that software includes calibration functions for performing all of the steps in the calibration process.

Calibration refers to the process of minimizing measurement and output voltage errors by making small circuit adjustments. For these boards, these adjustments take the form of writing values to onboard calibration DACs (CalDACs).

Some form of board calibration is required for all but the most forgiving applications. If you do not calibrate your board, your signals and measurements could have very large offset, gain, and linearity errors.

Three levels of calibration are available to you and described in this chapter. The first level is the fastest, easiest, and least accurate, whereas the last level is the slowest, most difficult, and most accurate.

Loading Calibration Constants

Your board is factory calibrated before shipment at approximately 25 °C to the levels indicated in Appendix A, Specifications. The associated calibration constants—the values that were written to the CalDACs to achieve calibration in the factory—are stored in the onboard nonvolatile memory (EEPROM). Because the CalDACs have no memory capability, they do not retain calibration information when the board is unpowered. Loading calibration constants refers to the process of loading the CalDACs with the values stored in the EEPROM. NI-DAQ software determines when this is necessary and does it automatically. If you are not using NI-DAQ, you must load these values yourself.

In the EEPROM there is a user-modifiable calibration area in addition to the permanent factory calibration area. This means that you can load the CalDACs with values either from the original factory calibration or from a calibration that you subsequently performed.

This method of calibration is not very accurate because it does not take into account the fact that the board measurement and output voltage errors can
vary with time and temperature. It is better to self-calibrate when the board is installed in the environment in which it will be used.

**Self-Calibration**

Your board can measure and correct for almost all of its calibration-related errors without any external signal connections. Your National Instruments software provides a self-calibration method. This self-calibration process, which generally takes less than a minute, is the preferred method of assuring accuracy in your application. Initiate self-calibration to minimize the effects of any offset, gain, and linearity drifts, particularly those due to warmup.

Immediately after self-calibration, the only significant residual calibration error could be gain error due to time or temperature drift of the onboard voltage reference. This error is addressed by external calibration, which is discussed in the following section. If you are interested primarily in relative measurements, you can ignore a small amount of gain error, and self-calibration should be sufficient.

**External Calibration**

Your board has an onboard calibration reference to ensure the accuracy of self-calibration. Its specifications are listed in Appendix A, *Specifications*. The reference voltage is measured at the factory and stored in the EEPROM for subsequent self-calibrations. This voltage is stable enough for most applications, but if you are using your board at an extreme temperature or if the onboard reference has not been measured for a year or more, you may wish to externally calibrate your board.

An external calibration refers to calibrating your board with a known external reference rather than relying on the onboard reference. Redetermining the value of the onboard reference is part of this process and the results can be saved in the EEPROM, so you should not have to perform an external calibration very often. You can externally calibrate your board by calling the NI-DAQ calibration function.

To externally calibrate your board, be sure to use a very accurate external reference. The reference should be several times more accurate than the board itself.
Other Considerations

The CalDACs adjust the gain error of each analog output channel by adjusting the value of the reference voltage supplied to that channel. This calibration mechanism is designed to work only with the internal 10 V reference. Thus, in general, it is not possible to calibrate the analog output gain error when using an external reference. In this case, it is advisable to account for the nominal gain error of the analog output channel either in software or with external hardware. See Appendix A, Specifications, for analog output gain error information.
Specifications

This appendix lists the specifications of 6023E, 6024E, and 6025E boards. These specifications are typical at 25 °C unless otherwise noted.

Analog Input

**Input Characteristics**

Number of channels ......................... 16 single-ended or 8 differential (software-selectable per channel)

Type of ADC .................................... Successive approximation

Resolution ...................................... 12 bits, 1 in 4,096

Sampling rate ................................. 200 kS/s guaranteed

Input signal ranges ......................... Bipolar only

<table>
<thead>
<tr>
<th><strong>Board Gain (Software-Selectable)</strong></th>
<th><strong>Range</strong></th>
</tr>
</thead>
<tbody>
<tr>
<td>0.5</td>
<td>±10 V</td>
</tr>
<tr>
<td>1</td>
<td>±5 V</td>
</tr>
<tr>
<td>10</td>
<td>±500 mV</td>
</tr>
<tr>
<td>100</td>
<td>±50 mV</td>
</tr>
</tbody>
</table>

Input coupling ................................ DC

Max working voltage
(signals + common mode) ................. Each input should remain within ±11 V of ground
Appendix A  Specifications

Overvoltage protection

<table>
<thead>
<tr>
<th></th>
<th>Powered On</th>
<th>Powered Off</th>
</tr>
</thead>
<tbody>
<tr>
<td>ACH&lt;0..15&gt;</td>
<td>±42</td>
<td>±35</td>
</tr>
<tr>
<td>AISENSE</td>
<td>±40</td>
<td>±25</td>
</tr>
</tbody>
</table>

FIFO buffer size.............................512 S

Data transfers..................................DMA, interrupts, programmed I/O

DMA modes ....................................Scatter-gather
(Single transfer, demand transfer)

Configuration memory size ....................512 words

Accuracy Information

<table>
<thead>
<tr>
<th>Nominal Range (V)</th>
<th>Absolute Accuracy</th>
<th>Relative Accuracy</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>% of Reading</td>
<td>Offset (mV)</td>
</tr>
<tr>
<td>Positive FS</td>
<td>Negative FS</td>
<td>24 Hours</td>
</tr>
<tr>
<td>10</td>
<td>–10</td>
<td>0.0722</td>
</tr>
<tr>
<td>5</td>
<td>–5</td>
<td>0.0272</td>
</tr>
<tr>
<td>0.5</td>
<td>–0.5</td>
<td>0.0722</td>
</tr>
<tr>
<td>0.05</td>
<td>–0.05</td>
<td>0.0722</td>
</tr>
</tbody>
</table>

Note: Accuracies are valid for measurements following an internal E Series calibration. Averaged numbers assume dithering and averaging of 100 single-channel readings. Measurement accuracies are listed for operational temperatures within ±1 °C of internal calibration temperature and ±10 °C of external or factory calibration temperature.
Transfer Characteristics

Relative accuracy ...................................... ±0.5 LSB typ dithered,
                                              ±1.5 LSB max undithered

DNL ...................................................... ±0.5 LSB typ, ±1.0 LSB max

No missing codes .................................... 12 bits, guaranteed

Offset error
  Pregain error after calibration .......... ±12 µV max
  Pregain error before calibration ...... ±28 mV max
  Postgain error after calibration ....... ±0.5 mV max
  Postgain error before calibration..... ±100 mV max

Gain error (relative to calibration reference)
  After calibration (gain = 1) ............ ±0.02% of reading max
  Before calibration .......................... ±2.75% of reading max
  Gain ≠ 1 with gain error
    adjusted to 0 at gain = 1 ............... ±0.05% of reading max

Amplifier Characteristics

Input impedance
  Normal powered on ......................... 100 GΩ in parallel with 100 pF
  Powered off ..................................... 4 kΩ min
  Overload .......................................... 4 kΩ min

Input bias current ................................ ±200 pA

Input offset current ........................... ±100 pA

CMRR (DC to 60 Hz)
  Gain 0.5, 1.0................................. 85 dB
  Gain 10, 100................................. 90 dB
Dynamic Characteristics

Bandwidth

<table>
<thead>
<tr>
<th>Signal</th>
<th>Bandwidth</th>
</tr>
</thead>
<tbody>
<tr>
<td>Small (–3 dB)</td>
<td>500 kHz</td>
</tr>
<tr>
<td>Large (1% THD)</td>
<td>225 kHz</td>
</tr>
</tbody>
</table>

Settling time for full-scale step..............5 µs max to ±1.0 LSB accuracy

System noise (LSBrms, not including quantization)

<table>
<thead>
<tr>
<th>Gain</th>
<th>Dither Off</th>
<th>Dither On</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.5 to 10</td>
<td>0.1</td>
<td>0.6</td>
</tr>
<tr>
<td>100</td>
<td>0.7</td>
<td>0.8</td>
</tr>
</tbody>
</table>

Crosstalk .............................................≥60 dB, DC to 100 kHz

Stability

Recommended warm-up time....................15 min.

Offset temperature coefficient

Pregain .............................................±15 µV/°C
Postgain .............................................±240 µV/°C

Gain temperature coefficient ............±20 ppm/°C

Analog Output

♦ 6024E and 6025E only

Output Characteristics

Number of channels .................................2 voltage
Resolution ...........................................12 bits, 1 in 4,096
Max update rate
  DMA ............................................... 10 kHz, system dependent
  Interrupts ......................................... 1 kHz, system dependent
Type of DAC ......................................... Double buffered, multiplying
FIFO buffer size ..................................... none
Data transfers ......................................... DMA, interrupts, programmed
  I/O
DMA modes ........................................... Scatter-gather
  (Single transfer, demand transfer)

Accuracy Information

<table>
<thead>
<tr>
<th>Nominal Range (V)</th>
<th>Offset</th>
<th>Temp Drift</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>% of Reading</td>
<td></td>
</tr>
<tr>
<td>Positive FS</td>
<td>Negative FS</td>
<td>24 Hours</td>
</tr>
<tr>
<td>10</td>
<td>–10</td>
<td>0.0177</td>
</tr>
</tbody>
</table>

Transfer Characteristics
Relative accuracy (INL)
  After calibration ......................... ±0.3 LSB typ, ±0.5 LSB max
  Before calibration ........................ ±4 LSB max

DNL
  After calibration ......................... ±0.3 LSB typ, ± 1.0 LSB max
  Before calibration ........................ ±3 LSB max

Monotonicity ..................................... 12 bits, guaranteed after calibration

Offset error
  After calibration ......................... ±1.0 mV max
  Before calibration ........................ ±200 mV max
Gain error (relative to internal reference)
After calibration ........................................ ±0.01% of output max
Before calibration ..................................... ±0.75% of output max

**Voltage Output**
Range .......................................................... ± 10 V
Output coupling .......................................... DC
Output impedance ........................................... 0.1 Ω max
Current drive ............................................... ±5 mA max
Protection .................................................. Short-circuit to ground
Power-on state (steady state) ....................... ±200 mV
Initial power-up glitch
  Magnitude ............................................... ±1.1 V
  Duration .................................................. 2.0 ms
Power reset glitch
  Magnitude ............................................... ±2.2 V
  Duration .................................................. 4.2 µs

**Dynamic Characteristics**
Settling time for full-scale step ............ 10 µs to ±0.5 LSB accuracy
Slew rate .................................................... 10 V/µs
Noise ......................................................... 200 µVrms, DC to 1 MHz
Midscal transition glitch
  Magnitude ............................................... ±12 mV
  Duration .................................................. 2.0 µs

**Stability**
Offset temperature coefficient .............. ±50 µV/°C
Gain temperature coefficient .............. ±25 ppm/°C
Digital I/O

Number of channels
6025E .............................................. 32 input/output
6023E and 6024E............................ 8 input/output

Compatibility ......................................... TTL/CMOS

DIO<0..7>

Digital logic levels

<table>
<thead>
<tr>
<th>Level</th>
<th>Min</th>
<th>Max</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input low voltage</td>
<td>0 V</td>
<td>0.8 V</td>
</tr>
<tr>
<td>Input high voltage</td>
<td>2 V</td>
<td>5 V</td>
</tr>
<tr>
<td>Input low current (V_{in} = 0 V)</td>
<td>—</td>
<td>—320 μA</td>
</tr>
<tr>
<td>Input high current (V_{in} = 5 V)</td>
<td>—</td>
<td>10 μA</td>
</tr>
<tr>
<td>Output low voltage (I_{OL} = 24 mA)</td>
<td>—</td>
<td>0.4 V</td>
</tr>
<tr>
<td>Output high voltage (I_{OH} = 13 mA)</td>
<td>4.35 V</td>
<td>—</td>
</tr>
</tbody>
</table>

Power-on state ................................. Input (High-Z), 50 kΩ pull up to +5 VDC

Data transfers ................................. Programmed I/O

PA<0..7>, PB<0..7>, PC<0..7>

♦ 6025E only

Digital logic levels

<table>
<thead>
<tr>
<th>Level</th>
<th>Min</th>
<th>Max</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input low voltage</td>
<td>0 V</td>
<td>0.8 V</td>
</tr>
<tr>
<td>Input high voltage</td>
<td>2.2 V</td>
<td>5 V</td>
</tr>
<tr>
<td>Input low current (V_{in} = 0 V, 100 kΩ pull up)</td>
<td>—</td>
<td>—75 μA</td>
</tr>
<tr>
<td>Input high current (V_{in} = 5 V, 100 kΩ pull up)</td>
<td>—</td>
<td>10 μA</td>
</tr>
<tr>
<td>Output low voltage (I_{OL} = 2.5 mA)</td>
<td>—</td>
<td>0.4 V</td>
</tr>
<tr>
<td>Output high voltage (I_{OH} = 2.5 mA)</td>
<td>3.7 V</td>
<td>—</td>
</tr>
</tbody>
</table>
Handshaking ...........................................2-wire

Power-on state

PA<0..7> .................................................Input (High-Z), 100 kΩ pull-up to +5 VDC

PB<0..7> .................................................Input (High-Z), 100 kΩ pull-up to +5 VDC

PC<0..7> .................................................Input (High-Z), 100 kΩ pull-up to +5 VDC

Data transfers ..........................................Interrupts, programmed I/O

Timing I/O

Number of channels .........................2 up/down counter/timers, 1 frequency scaler

Resolution.................................
  Counter/timers .........................24 bits
  Frequency scalers ....................4 bits

Compatibility ....................TTL/CMOS

Base clocks available
  Counter/timers .......................20 MHz, 100 kHz
  Frequency scalers .................10 MHz, 100 kHz

Base clock accuracy ....................±0.01%

Max source frequency ................20 MHz

Min source pulse duration ................10 ns in edge-detect mode

Min gate pulse duration ...............10 ns in edge-detect mode

Data transfers ......................DMA, interrupts, programmed I/O

DMA modes ...............................Scatter-gather
  (Single transfer, demand transfer)
Triggers

**Digital Trigger**

Compatibility ........................................... TTL

Response ................................................ Rising or falling edge

Pulse width............................................. 10 ns min

**RTSI**

Trigger lines ........................................... 7

Calibration

Recommended warm-up time ................ 15 minutes

Interval ................................................... 1 year

External Calibration reference .......... > 6 and < 10 V

Onboard calibration reference

- Level .................................................... 5.000 V (±3.5 mV) (actual value stored in EEPROM)
- Temperature coefficient .................. ±5 ppm/°C max
- Long-term stability ......................... ±15 ppm/√1,000 h

Power Requirement

+5 VDC (±5%)............................................. 0.7 A

**Note**  
Excludes power consumed through $V_{cc}$ available at the I/O connector.

Power available at I/O connector.......... +4.65 to +5.25 VDC at 1 A

Physical

Dimensions (not including connectors)

- PCI boards........................................... 17.5 by 10.6 cm (6.9 by 4.2 in.)
- PXI boards ........................................... 16.0 by 10.0 cm (6.3 by 3.9 in.)

I/O connector

- 6023E/6024E ........................................... 68-pin male SCSI-II type
Operating Environment

Ambient temperature .................. 0 to 55 °C
Relative humidity ..................... 10% to 90% noncondensing

♦ PXI-6025E only

Functional Shock .......................... MIL-T-28800 E Class 3 (per Section 4.5.5.4.1) Half-sine shock pulse, 11 ms duration, 30 g peak, 30 shocks per face

Operational random vibration .......... 5 to 500 Hz, 0.31 g rms, 3 axes

Storage Environment

Ambient temperature .................. −20 to 70 °C
Relative humidity ..................... 5% to 95% noncondensing

♦ PXI-6025E only

Non-operational random vibration .... 5 to 500 Hz, 2.5 g rms, 3 axes

Note Random vibration profiles were developed in accordance with MIL-T-28800E and MIL-STD-810E Method 514. Test levels exceed those recommended in MIL-STD-810E for Category 1, Basic Transportation.
Custom Cabling and Optional Connectors

This appendix describes the various cabling and connector options for the boards.

Custom Cabling

National Instruments offers cables and accessories for you to prototype your application or to use if you frequently change board interconnections.

If you want to develop your own cable, however, the following guidelines may be useful:

• For the analog input signals, shielded twisted-pair wires for each analog input pair yield the best results, assuming that you use differential inputs. Tie the shield for each signal pair to the ground reference at the source.
• You should route the analog lines separately from the digital lines.
• When using a cable shield, use separate shields for the analog and digital halves of the cable. Failure to do so results in noise coupling into the analog signals from transient digital signals.

The following list gives recommended part numbers for connectors that mate to the I/O connector on your board.

Mating connectors and a backshell kit for making custom 68-pin cables are available from National Instruments (part number 776832-01)

♦ 6023E and 6024E

Honda 68-position, solder cup, female connector (part number PCS-E68FS)

Honda backshell (part number PCS-E68LKPA)
Optional Connectors

Figure B-1 shows the pin assignments for the 68-pin E Series connector. This connector is available when you use the SH6868 or R6868 cable assemblies with the 6023E and 6024E. It is also the MIO-16 68-pin connector available when you use the SH1006868 cable assembly with the 6025E.
### Figure B-1. 68-Pin E Series Connector Pin Assignments

<table>
<thead>
<tr>
<th>Pin</th>
<th>Assignment</th>
</tr>
</thead>
<tbody>
<tr>
<td>ACH8</td>
<td>34</td>
</tr>
<tr>
<td>ACH1</td>
<td>33</td>
</tr>
<tr>
<td>AIGND</td>
<td>32</td>
</tr>
<tr>
<td>ACH10</td>
<td>31</td>
</tr>
<tr>
<td>ACH3</td>
<td>30</td>
</tr>
<tr>
<td>AIGND</td>
<td>29</td>
</tr>
<tr>
<td>ACH4</td>
<td>28</td>
</tr>
<tr>
<td>AIGND</td>
<td>27</td>
</tr>
<tr>
<td>ACH13</td>
<td>26</td>
</tr>
<tr>
<td>ACH6</td>
<td>25</td>
</tr>
<tr>
<td>AIGND</td>
<td>24</td>
</tr>
<tr>
<td>ACH15</td>
<td>23</td>
</tr>
<tr>
<td>DAC0OUT(^1)</td>
<td>22</td>
</tr>
<tr>
<td>DAC1OUT(^1)</td>
<td>21</td>
</tr>
<tr>
<td>RESERVED</td>
<td>20</td>
</tr>
<tr>
<td>DIO4</td>
<td>19</td>
</tr>
<tr>
<td>DGND</td>
<td>18</td>
</tr>
<tr>
<td>DIO1</td>
<td>17</td>
</tr>
<tr>
<td>DIO6</td>
<td>16</td>
</tr>
<tr>
<td>DGND</td>
<td>15</td>
</tr>
<tr>
<td>+5 V</td>
<td>14</td>
</tr>
<tr>
<td>DGND</td>
<td>13</td>
</tr>
<tr>
<td>DGND</td>
<td>12</td>
</tr>
<tr>
<td>DIO7</td>
<td>11</td>
</tr>
<tr>
<td>DIO3</td>
<td>10</td>
</tr>
<tr>
<td>DIO2</td>
<td>9</td>
</tr>
<tr>
<td>+5 V</td>
<td>8</td>
</tr>
<tr>
<td>DGND</td>
<td>7</td>
</tr>
<tr>
<td>PFI5/UPDATE(^*)</td>
<td>6</td>
</tr>
<tr>
<td>PFI8/WFTRIG</td>
<td>5</td>
</tr>
<tr>
<td>DGND</td>
<td>4</td>
</tr>
<tr>
<td>PF9/GPCTR0_GATE</td>
<td>3</td>
</tr>
<tr>
<td>GPCTR0_OUT</td>
<td>2</td>
</tr>
<tr>
<td>FREQ_OUT</td>
<td>1</td>
</tr>
</tbody>
</table>

\(^1\) Not available on the 6023E
Figure B-2 shows the pin assignments for the 68-pin extended digital input connector. This is the other 68-pin connector available when you use the SH1006868 cable assembly with the 6025E.

![68-Pin Extended Digital Input Connector Pin Assignments](image_url)

**Figure B-2.** 68-Pin Extended Digital Input Connector Pin Assignments
Figure B-3 shows the pin assignments for the 50-pin E Series connector. This connector is available when you use the SH6850 or R6850 cable assemblies with the 6023E and 6024E. It is also one of the two 50-pin connectors available when you use the RI005050 cable assembly with the 6025E.

![Figure B-3. 50-Pin E Series Connector Pin Assignments](image-url)
Figure B-4 shows the pin assignments for the 50-pin extended digital input connector. This is the other 50-pin connector available when you use the R1005050 cable assembly with the 6025E.

<table>
<thead>
<tr>
<th>PC</th>
<th>1</th>
<th>2</th>
<th>GND</th>
</tr>
</thead>
<tbody>
<tr>
<td>PC</td>
<td>3</td>
<td>4</td>
<td>GND</td>
</tr>
<tr>
<td>PC</td>
<td>5</td>
<td>6</td>
<td>GND</td>
</tr>
<tr>
<td>PC</td>
<td>7</td>
<td>8</td>
<td>GND</td>
</tr>
<tr>
<td>PC</td>
<td>9</td>
<td>10</td>
<td>GND</td>
</tr>
<tr>
<td>PC</td>
<td>11</td>
<td>12</td>
<td>GND</td>
</tr>
<tr>
<td>PC</td>
<td>13</td>
<td>14</td>
<td>GND</td>
</tr>
<tr>
<td>PC</td>
<td>15</td>
<td>16</td>
<td>GND</td>
</tr>
<tr>
<td>PB</td>
<td>17</td>
<td>18</td>
<td>GND</td>
</tr>
<tr>
<td>PB</td>
<td>19</td>
<td>20</td>
<td>GND</td>
</tr>
<tr>
<td>PB</td>
<td>21</td>
<td>22</td>
<td>GND</td>
</tr>
<tr>
<td>PB</td>
<td>23</td>
<td>24</td>
<td>GND</td>
</tr>
<tr>
<td>PB</td>
<td>25</td>
<td>26</td>
<td>GND</td>
</tr>
<tr>
<td>PB</td>
<td>27</td>
<td>28</td>
<td>GND</td>
</tr>
<tr>
<td>PB</td>
<td>29</td>
<td>30</td>
<td>GND</td>
</tr>
<tr>
<td>PB</td>
<td>31</td>
<td>32</td>
<td>GND</td>
</tr>
<tr>
<td>PA</td>
<td>33</td>
<td>34</td>
<td>GND</td>
</tr>
<tr>
<td>PA</td>
<td>35</td>
<td>36</td>
<td>GND</td>
</tr>
<tr>
<td>PA</td>
<td>37</td>
<td>38</td>
<td>GND</td>
</tr>
<tr>
<td>PA</td>
<td>39</td>
<td>40</td>
<td>GND</td>
</tr>
<tr>
<td>PA</td>
<td>41</td>
<td>42</td>
<td>GND</td>
</tr>
<tr>
<td>PA</td>
<td>43</td>
<td>44</td>
<td>GND</td>
</tr>
<tr>
<td>PA</td>
<td>45</td>
<td>46</td>
<td>GND</td>
</tr>
<tr>
<td>PA</td>
<td>47</td>
<td>48</td>
<td>GND</td>
</tr>
<tr>
<td>PA</td>
<td>49</td>
<td>50</td>
<td>GND</td>
</tr>
<tr>
<td>+5 V</td>
<td>49</td>
<td>50</td>
<td>GND</td>
</tr>
</tbody>
</table>

**Figure B-4.** 50-Pin Extended Digital Input Connector Pin Assignments
Common Questions

This appendix contains a list of commonly asked questions and their answers relating to usage and special features of your board.

General Information

What is the DAQ-STC?
The DAQ-STC is the System Timing Control application-specific integrated circuit (ASIC) designed by National Instruments and is the backbone of the E Series boards. The DAQ-STC contains seven 24-bit counters and three 16-bit counters. The counters are divided into the following three groups:

- Analog input—two 24-bit, two 16-bit counters
- Analog output—three 24-bit, one 16-bit counters
- General-purpose counter/timer functions—two 24-bit counters

The groups can be configured independently with timing resolutions of 50 ns or 10 µs. With the DAQ-STC, you can interconnect a wide variety of internal timing signals to other internal blocks. The interconnection scheme is quite flexible and completely software configurable. New capabilities such as buffered pulse generation, equivalent time sampling, and seamless changing of the sampling rate are possible.

What does sampling rate mean to me?
It means that this is the fastest you can acquire data on your board and still achieve accurate results. For example, these boards have a sampling rate of 200 kS/s. This sampling rate is aggregate: one channel at 200 kS/s or two channels at 100 kS/s per channel illustrates the relationship.

What type of 5 V protection do the boards have?
The boards have 5 V lines equipped with a self-resetting 1 A fuse.
Installation and Configuration

How do I set the base address for my board?
The base address of your board is assigned automatically through the PCI/PXI bus protocol. This assignment is completely transparent to you.

What jumpers should I be aware of when configuring my E Series board?
The E Series boards are jumperless and switchless.

Which National Instruments document should I read first to get started using DAQ software?
Your NI-DAQ or application software release notes documentation is always the best starting place.

What version of NI-DAQ must I have to use my 6023E/6024E/6025E?
You must have NI-DAQ for PC Compatibles version 6.5 or higher.

Analog Input and Output

I'm using my board in differential analog input mode and I have connected a differential input signal, but my readings are random and drift rapidly. What's wrong?
Check your ground reference connections. Your signal may be referenced to a level that is considered floating with reference to the board ground reference. Even if you are in differential mode, the signal must still be referenced to the same ground level as the board reference. There are various methods of achieving this while maintaining a high common-mode rejection ratio (CMRR). These methods are outlined in Chapter 4, Signal Connections.

I'm using the DACs to generate a waveform, but I discovered with a digital oscilloscope that there are glitches on the output signal. Is this normal?
When it switches from one voltage to another, any DAC produces glitches due to released charges. The largest glitches occur when the most significant bit (MSB) of the D/A code switches. You can build a lowpass deglitching filter to remove some of these glitches, depending on the frequency and nature of your output signal.
Can I synchronize a one-channel analog input data acquisition with a one-channel analog output waveform generation on my PCI E Series board?

Yes. One way to accomplish this is to use the waveform generation timing pulses to control the analog input data acquisition. To do this, follow steps 1 through 4 below, in addition to the usual steps for data acquisition and waveform generation configuration.

1. Enable the PFI5 line for output, as follows:
   - If you are using NI-DAQ, call `Select_Signal(deviceNumber, ND_PFI_5, ND_OUT_UPDATE, ND_HIGH_TO_LOW)`.
   - If you are using LabVIEW, invoke Route Signal VI with signal name set to PFI5 and signal source set to AO Update.

2. Set up data acquisition timing so that the timing signal for A/D conversion comes from PFI5, as follows:
   - If you are using NI-DAQ, call `Select_Signal(deviceNumber, ND_IN_CONVERT, ND_PFI_5, ND_HIGH_TO_LOW)`.
   - If you are using LabVIEW, invoke AI Clock Config VI with clock source code set to PFI pin, high to low, and clock source string set to 5.

3. Initiate analog input data acquisition, which will start only when the analog output waveform generation starts.

4. Initiate analog output waveform generation.

### Timing and Digital I/O

**What types of triggering can be hardware-implemented on my board?**

Digital triggering is hardware-supported on every board.

**Will the counter/timer applications that I wrote previously work with the DAQ-STC?**

If you are using NI-DAQ with LabVIEW, some of your applications drawn using the CTR VIs will still run. However, there are many differences in the counters between the E Series and other boards; the counter numbers are different, timebase selections are different, and the DAQ-STC counters are
24-bit counters (unlike the 16-bit counters on boards without the DAQ-STC).

If you are using the NI-DAQ language interface or LabWindows/CVI, the answer is no, the counter/timer applications that you wrote previously will not work with the DAQ-STC. You must use the GPCTR functions; ICTR and CTR functions will not work with the DAQ-STC. The GPCTR functions have the same capabilities as the ICTR and CTR functions, plus more, but you must rewrite the application with the GPCTR function calls.

I’m using one of the general-purpose counter/timers on my board, but I do not see the counter/timer output on the I/O connector. What am I doing wrong?

If you are using the NI-DAQ language interface or LabWindows/CVI, you must configure the output line to output the signal to the I/O connector. Use the `Select_Signal` call in NI-DAQ to configure the output line. By default, all timing I/O lines except EXTSTROBE* are tri-stated.

What are the PFIs and how do I configure these lines?

PFIs are Programmable Function Inputs. These lines serve as connections to virtually all internal timing signals.

If you are using the NI-DAQ language interface or LabWindows/CVI, use the `Select_Signal` function to route internal signals to the I/O connector, route external signals to internal timing sources, or tie internal timing signals together.

If you are using NI-DAQ with LabVIEW and you want to connect external signal sources to the PFI lines, you can use AI Clock Config, AI Trigger Config, AO Clock Config, AO Trigger and Gate Config, CTR Mode Config, and CTR Pulse Config advanced level VIs to indicate which function the connected signal will serve. Use the Route Signal VI to enable the PFI lines to output internal signals.

⚠️ Caution  If you enable a PFI line for output, do not connect any external signal source to it; if you do, you can damage the board, the computer, and the connected equipment.

What are the power-on states of the PFI and DIO lines on the I/O connector?

At system power-on and reset, both the PFI and DIO lines are set to high impedance by the hardware. This means that the board circuitry is not actively driving the output either high or low. However, these lines
may have pull-up or pull-down resistors connected to them as shown in Table 4-2. These resistors weakly pull the output to either a logic high or logic low state. For example, DIO(0) will be in the high impedance state after power on, and Table 4-2 shows that there is a 50 kΩ pull-up resistor. This pull-up resistor will set the DIO(0) pin to a logic high when the output is in a high impedance state.
Customer Communication

For your convenience, this appendix contains forms to help you gather the information necessary to help us solve your technical problems and a form you can use to comment on the product documentation. When you contact us, we need the information on the Technical Support Form and the configuration form, if your manual contains one, about your system configuration to answer your questions as quickly as possible.

National Instruments has technical assistance through electronic, fax, and telephone systems to quickly provide the information you need. Our electronic services include a bulletin board service, an FTP site, a fax-on-demand system, and e-mail support. If you have a hardware or software problem, first try the electronic support systems. If the information available on these systems does not answer your questions, we offer fax and telephone support through our technical support centers, which are staffed by applications engineers.

Electronic Services

Bulletin Board Support
National Instruments has BBS and FTP sites dedicated for 24-hour support with a collection of files and documents to answer most common customer questions. From these sites, you can also download the latest instrument drivers, updates, and example programs. For recorded instructions on how to use the bulletin board and FTP services and for BBS automated information, call 512 795 6990. You can access these services at:

- United States: 512 794 5422
  - Up to 14,400 baud, 8 data bits, 1 stop bit, no parity
- United Kingdom: 01635 551422
  - Up to 9,600 baud, 8 data bits, 1 stop bit, no parity
- France: 01 48 65 15 59
  - Up to 9,600 baud, 8 data bits, 1 stop bit, no parity

FTP Support
To access our FTP site, log on to our Internet host, ftp.natinst.com, as anonymous and use your Internet address, such as joesmith@anywhere.com, as your password. The support files and documents are located in the /support directories.
Fax-on-Demand Support

Fax-on-Demand is a 24-hour information retrieval system containing a library of documents on a wide range of technical information. You can access Fax-on-Demand from a touch-tone telephone at 512 418 1111.

E-Mail Support (Currently USA Only)

You can submit technical support questions to the applications engineering team through e-mail at the Internet address listed below. Remember to include your name, address, and phone number so we can contact you with solutions and suggestions.

support@natinst.com

Telephone and Fax Support

National Instruments has branch offices all over the world. Use the list below to find the technical support number for your country. If there is no National Instruments office in your country, contact the source from which you purchased your software to obtain support.

<table>
<thead>
<tr>
<th>Country</th>
<th>Telephone</th>
<th>Fax</th>
</tr>
</thead>
<tbody>
<tr>
<td>Australia</td>
<td>03 9879 5166</td>
<td>03 9879 6277</td>
</tr>
<tr>
<td>Austria</td>
<td>0662 45 79 90 0</td>
<td>0662 45 79 90 19</td>
</tr>
<tr>
<td>Belgium</td>
<td>02 757 00 20</td>
<td>02 757 03 11</td>
</tr>
<tr>
<td>Brazil</td>
<td>011 284 5011</td>
<td>011 288 8528</td>
</tr>
<tr>
<td>Canada (Ontario)</td>
<td>905 694 0085</td>
<td>905 785 0086</td>
</tr>
<tr>
<td>Canada (Québec)</td>
<td>514 694 8521</td>
<td>514 694 4399</td>
</tr>
<tr>
<td>Denmark</td>
<td>45 76 26 00</td>
<td>45 76 26 02</td>
</tr>
<tr>
<td>Finland</td>
<td>09 725 725 11</td>
<td>09 725 725 55</td>
</tr>
<tr>
<td>France</td>
<td>0 1 48 14 24 24</td>
<td>0 1 48 14 24 14</td>
</tr>
<tr>
<td>Germany</td>
<td>089 741 31 30</td>
<td>089 714 60 35</td>
</tr>
<tr>
<td>Hong Kong</td>
<td>2645 3186</td>
<td>2686 8505</td>
</tr>
<tr>
<td>India</td>
<td>91805275406</td>
<td>91805275410</td>
</tr>
<tr>
<td>Israel</td>
<td>03 6120092</td>
<td>03 6120095</td>
</tr>
<tr>
<td>Italy</td>
<td>02 413091</td>
<td>02 4139215</td>
</tr>
<tr>
<td>Japan</td>
<td>03 5472 2970</td>
<td>03 5472 2977</td>
</tr>
<tr>
<td>Korea</td>
<td>02 596 7456</td>
<td>02 596 7455</td>
</tr>
<tr>
<td>Mexico (D.F.)</td>
<td>5 280 7625</td>
<td>5 520 3282</td>
</tr>
<tr>
<td>Mexico (Monterrey)</td>
<td>8 357 7695</td>
<td>8 365 8543</td>
</tr>
<tr>
<td>Netherlands</td>
<td>0348 433466</td>
<td>0348 430673</td>
</tr>
<tr>
<td>Norway</td>
<td>32 84 84 00</td>
<td>32 84 86 00</td>
</tr>
<tr>
<td>Singapore</td>
<td>2265886</td>
<td>2265887</td>
</tr>
<tr>
<td>Spain (Madrid)</td>
<td>91 640 0085</td>
<td>91 640 0533</td>
</tr>
<tr>
<td>Spain (Barcelona)</td>
<td>93 582 0251</td>
<td>93 582 4370</td>
</tr>
<tr>
<td>Sweden</td>
<td>08 587 895 00</td>
<td>08 730 43 70</td>
</tr>
<tr>
<td>Switzerland</td>
<td>056 200 51 51</td>
<td>056 200 51 55</td>
</tr>
<tr>
<td>Taiwan</td>
<td>02 2377 1200</td>
<td>02 2737 4644</td>
</tr>
<tr>
<td>United Kingdom</td>
<td>01635 523545</td>
<td>01635 523154</td>
</tr>
<tr>
<td>United States</td>
<td>512 795 8248</td>
<td>512 794 5678</td>
</tr>
</tbody>
</table>
Technical Support Form

Photocopy this form and update it each time you make changes to your software or hardware, and use the completed copy of this form as a reference for your current configuration. Completing this form accurately before contacting National Instruments for technical support helps our applications engineers answer your questions more efficiently.

If you are using any National Instruments hardware or software products related to this problem, include the configuration forms from their user manuals. Include additional pages if necessary.

Name __________________________________________________________________________

Company _______________________________________________________________________

Address ________________________________________________________________________

Fax ( ___ ) ________________Phone ( ___ ) __________________________________________

Computer brand____________ Model ___________________ Processor ___________________

Operating system (include version number) __________________________________________

Clock speed ______MHz   RAM _____MB   Display adapter __________________________

Mouse ___yes ___no   Other adapters installed _______________________________________

Hard disk capacity _____MB   Brand_________________________________________________

Instruments used _________________________________________________________________

National Instruments hardware product model _____________ Revision  __________________

Configuration ___________________________________________________________________

National Instruments software product ___________________  Version  _____________________

Configuration ___________________________________________________________________

The problem is: __________________________________________________________________

_______________________________________________________________________________

_______________________________________________________________________________

_______________________________________________________________________________

List any error messages: ___________________________________________________________

_______________________________________________________________________________

_______________________________________________________________________________

The following steps reproduce the problem: __________________________________________

_______________________________________________________________________________

_______________________________________________________________________________

_______________________________________________________________________________
6023E/6024E/6025E Hardware and Software Configuration Form

Record the settings and revisions of your hardware and software on the line to the right of each item. Complete a new copy of this form each time you revise your software or hardware configuration, and use this form as a reference for your current configuration. Completing this form accurately before contacting National Instruments for technical support helps our applications engineers answer your questions more efficiently.

National Instruments Products

Board Serial Number______________________________________________________________
Hardware revision _______________________________________________________________
Interrupt level of hardware _________________________________________________________
DMA channels of hardware _________________________________________________________
Base I/O address of hardware _______________________________________________________
Programming choice _____________________________________________________________
National Instruments software ______________________________________________________
Other boards in system ____________________________________________________________
Base I/O address of other boards __________________________________________________
DMA channels of other boards _____________________________________________________
Interrupt level of other boards ____________________________________________________

Other Products

Computer make and model _________________________________________________________
Microprocessor _________________________________________________________________
Clock frequency or speed _________________________________________________________
Type of video board installed _____________________________________________________
Operating system version _________________________________________________________
Operating system mode _________________________________________________________
Programming language _________________________________________________________
Programming language version _________________________________________________
Other boards in system _________________________________________________________
Base I/O address of other boards __________________________________________________
DMA channels of other boards ___________________________________________________
Interrupt level of other boards ___________________________________________________
Documentation Comment Form

National Instruments encourages you to comment on the documentation supplied with our products. This information helps us provide quality products to meet your needs.

**Title:** 6023E/6024E/6025E User Manual

**Edition Date:** January 1999

**Part Number:** 322072B-01

Please comment on the completeness, clarity, and organization of the manual.

_______________________________________________________________________________
_______________________________________________________________________________
_______________________________________________________________________________
_______________________________________________________________________________
_______________________________________________________________________________
_______________________________________________________________________________
_______________________________________________________________________________

If you find errors in the manual, please record the page numbers and describe the errors.

_______________________________________________________________________________
_______________________________________________________________________________
_______________________________________________________________________________
_______________________________________________________________________________
_______________________________________________________________________________
_______________________________________________________________________________
_______________________________________________________________________________

Thank you for your help.

Name _________________________________________________________________________
Title __________________________________________________________________________
Company _______________________________________________________________________
Address ________________________________________________________________________

E-Mail Address __________________________________________________________________
Phone (___) __________________________ Fax (___) _______________________________

**Mail to:** Technical Publications
National Instruments Corporation
6504 Bridge Point Parkway
Austin, Texas 78730-5039

**Fax to:** Technical Publications
National Instruments Corporation
512 794 5678
Glossary

<table>
<thead>
<tr>
<th>Prefix</th>
<th>Meanings</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>p-</td>
<td>pico</td>
<td>$10^{-12}$</td>
</tr>
<tr>
<td>n-</td>
<td>nano-</td>
<td>$10^{-9}$</td>
</tr>
<tr>
<td>µ-</td>
<td>micro-</td>
<td>$10^{-6}$</td>
</tr>
<tr>
<td>m-</td>
<td>milli-</td>
<td>$10^{-3}$</td>
</tr>
<tr>
<td>k-</td>
<td>kilo-</td>
<td>$10^{3}$</td>
</tr>
<tr>
<td>M-</td>
<td>mega-</td>
<td>$10^{6}$</td>
</tr>
<tr>
<td>G-</td>
<td>giga-</td>
<td>$10^{9}$</td>
</tr>
<tr>
<td>t-</td>
<td>tera-</td>
<td>$10^{12}$</td>
</tr>
</tbody>
</table>

Numbers/Symbols

- °  degree
- >  greater than
- <  less than
- –  negative of, or minus
- Ω  ohm
- /  per
- %  percent
- ±  plus or minus
- +  positive of, or plus
- $\sqrt{}$  square root of
- +5 V  +5 VDC source signal
A

A amperes

AC alternating current

ACH analog input channel signal

A/D analog-to-digital

ADC analog-to-digital converter—an electronic device, often an integrated circuit, that converts an analog voltage to a digital number

ADC resolution the resolution of the ADC, which is measured in bits. An ADC with 16 bits has a higher resolution, and thus a higher degree of accuracy, than a 12-bit ADC.

AI analog input

AIGATE analog input gate signal

AIGND analog input ground signal

AISENSE analog input sense signal

alias a false lower frequency component that appears in sampled data acquired at too low a sampling rate

ANSI American National Standards Institute

AO analog output

AOGND analog output ground signal

ASIC Application-Specific Integrated Circuit—a proprietary semiconductor component designed and manufactured to perform a set of specific functions for a specific customer

asynchronous (1) hardware—a property of an event that occurs at an arbitrary time, without synchronization to a reference clock (2) software—a property of a function that begins an operation and returns prior to the completion or termination of the operation
**Glossary**

**B**

**bandwidth**
the range of frequencies present in a signal, or the range of frequencies to which a measuring device can respond

**base address**
a memory address that serves as the starting address for programmable registers. All other addresses are located by adding to the base address.

**BIOS**
basic input/output system—BIOS functions are the fundamental level of any PC or compatible computer. BIOS functions embody the basic operations needed for successful use of the computer’s hardware resources.

**bipolar**
a signal range that includes both positive and negative values (for example, 
-5 V to +5 V)

**breakdown voltage**
the voltage high enough to cause breakdown of optical isolation, semiconductors, or dielectric materials. See also working voltage.

**bus**
the group of conductors that interconnect individual circuitry in a computer. Typically, a bus is the expansion vehicle to which I/O or other devices are connected. Examples of PC buses are the ISA and PCI bus.

**bus master**
a type of a plug-in board or controller with the ability to read and write devices on the computer bus

**C**

**C**
Celsius

**CalDAC**
calibration DAC

**CH**
channel—pin or wire lead to which you apply or from which you read the analog or digital signal. Analog signals can be single-ended or differential. For digital signals, you group channels to form ports. Ports usually consist of either four or eight digital channels.

**channel clock**
the clock controlling the time interval between individual channel sampling within a scan. Boards with simultaneous sampling do not have this clock.

**CMRR**
common-mode rejection ratio—a measure of an instrument’s ability to reject interference from a common-mode signal, usually expressed in decibels (dB)
<table>
<thead>
<tr>
<th>Term</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>cold-junction</td>
<td>compensation</td>
</tr>
<tr>
<td>common-mode range</td>
<td>the input range over which a circuit can handle a common-mode signal</td>
</tr>
<tr>
<td>common-mode signal</td>
<td>the mathematical average voltage, relative to the computer’s ground, of the</td>
</tr>
<tr>
<td></td>
<td>signals from a differential input</td>
</tr>
<tr>
<td>conversion time</td>
<td>the time required, in an analog input or output system, from the moment a</td>
</tr>
<tr>
<td></td>
<td>channel is interrogated (such as with a read instruction) to the moment that</td>
</tr>
<tr>
<td></td>
<td>accurate data is available</td>
</tr>
<tr>
<td>CONVERT*</td>
<td>convert signal</td>
</tr>
<tr>
<td>counter/timer</td>
<td>a circuit that counts external pulses or clock pulses (timing)</td>
</tr>
<tr>
<td>crosstalk</td>
<td>an unwanted signal on one channel due to an input on a different channel</td>
</tr>
<tr>
<td>CTR</td>
<td>counter</td>
</tr>
<tr>
<td>current drive capability</td>
<td>the amount of current a digital or analog output channel is capable of</td>
</tr>
<tr>
<td></td>
<td>sourcing or sinking while still operating within voltage range specifications</td>
</tr>
<tr>
<td>current sinking</td>
<td>the ability of a DAQ board to dissipate current for analog or digital output</td>
</tr>
<tr>
<td>current sourcing</td>
<td>the ability of a DAQ board to supply current for analog or digital output</td>
</tr>
</tbody>
</table>

**D**

<table>
<thead>
<tr>
<th>Term</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>D/A</td>
<td>digital-to-analog</td>
</tr>
<tr>
<td>DAC</td>
<td>digital-to-analog converter—an electronic device, often an integrated</td>
</tr>
<tr>
<td></td>
<td>circuit, that converts a digital number into a corresponding analog voltage</td>
</tr>
<tr>
<td></td>
<td>or current</td>
</tr>
<tr>
<td>DAC0OUT</td>
<td>analog channel 0 output signal</td>
</tr>
<tr>
<td>DAC1OUT</td>
<td>analog channel 1 output signal</td>
</tr>
</tbody>
</table>
DAQ  data acquisition—(1) collecting and measuring electrical signals from sensors, transducers, and test probes or fixtures and inputting them to a computer for processing; (2) collecting and measuring the same kinds of electrical signals with A/D and/or DIO boards plugged into a computer, and possibly generating control signals with D/A and/or DIO boards in the same computer

dB  decibel—the unit for expressing a logarithmic measure of the ratio of two signal levels: $\text{dB}=20\log_{10} \frac{V_1}{V_2}$, for signals in volts

DC  direct current

DGND  digital ground signal

DIFF  differential mode

differential input  an analog input consisting of two terminals, both of which are isolated from computer ground, whose difference is measured

digital port  See port.

DIO  digital input/output

dithering  the addition of Gaussian noise to an analog input signal

DMA  direct memory access—a method by which data can be transferred to/from computer memory from/to a device or memory on the bus while the processor does something else. DMA is the fastest method of transferring data to/from computer memory.

DNL  differential nonlinearity—a measure in least significant bit of the worst-case deviation of code widths from their ideal value of 1 LSB

DO  digital output

drivers  software that controls a specific hardware device such as a DAQ board or a GPIB interface board

EEPROM  electrically erasable programmable read-only memory—ROM that can be erased with an electrical signal and reprogrammed

electrostatically coupled  propagating a signal by means of a varying electric field
Glossary

external trigger a voltage pulse from an external source that triggers an event such as A/D conversion

EXTSTROBE external strobe signal

F

FIFO first-in first-out memory buffer—the first data stored is the first data sent to the acceptor. FIFOs are often used on DAQ devices to temporarily store incoming or outgoing data until that data can be retrieved or output. For example, an analog input FIFO stores the results of A/D conversions until the data can be retrieved into system memory, a process that requires the servicing of interrupts and often the programming of the DMA controller. This process can take several milliseconds in some cases. During this time, data accumulates in the FIFO for future retrieval. With a larger FIFO, longer latencies can be tolerated. In the case of analog output, a FIFO permits faster update rates, because the waveform data can be stored on the FIFO ahead of time. This again reduces the effect of latencies associated with getting the data from system memory to the DAQ device.

filtering a type of signal conditioning that allows you to filter unwanted signals from the signal you are trying to measure

floating signal sources signal sources with voltage signals that are not connected to an absolute reference or system ground. Also called nonreferenced signal sources. Some common example of floating signal sources are batteries, transformers, or thermocouples.

FREQ_OUT frequency output signal

ft feet

G

g grams

gain the factor by which a signal is amplified, sometimes expressed in decibels

gain accuracy a measure of deviation of the gain of an amplifier from the ideal gain

GATE gate signal

glitch an unwanted momentary deviation from a desired signal
GPCTR general purpose counter
GPCTR0_GATE general purpose counter 0 gate signal
GPCTR0_OUT general purpose counter 0 output signal
GPCTR0_SOURCE general purpose counter 0 clock source signal
GPCTR0_UP_DOWN general purpose counter 0 up down
GPCTR1_GATE general purpose counter 1 gate signal
GPCTR1_OUT general purpose counter 1 output signal
GPCTR1_SOURCE general purpose counter 1 clock source signal
GPCTR1_UP_DOWN general purpose counter 1 up down

GPIB General Purpose Interface bus, synonymous with HP-IB. The standard bus used for controlling electronic instruments with a computer. Also called IEEE 488 bus because it is defined by ANSI/IEEE Standards 488-1978, 488.1-1987, and 488.2-1987.

grounded measurement system See referenced single-ended measurement system.

H

h hour

half-power bandwidth the frequency range over which a circuit maintains a level of at least –3 dB with respect to the maximum level

handshaked digital I/O a type of digital acquisition/generation where a device or module accepts or transfers data after a digital pulse has been received. Also called latched digital I/O.

hex hexadecimal

Hz hertz—the number of events per second
Glossary

I

in. inches

INL integral nonlinearity—a measure in LSB of the worst-case deviation from the ideal A/D or D/A transfer characteristic of the analog I/O circuitry

input bias current the current that flows into the inputs of a circuit

input impedance the resistance and capacitance between the input terminals of a circuit

input offset current the difference in the input bias currents of the two inputs of an instrumentation amplifier

instrument driver a set of high-level software functions that controls a specific GPIB, VXI, or RS-232 programmable instrument or a specific plug-in DAQ board. Instrument drivers are available in several forms, ranging from a function callable language to a virtual instrument (VI) in LabVIEW.

instrumentation amplifier a circuit whose output voltage with respect to ground is proportional to the difference between the voltages at its two high impedance inputs

interrupt a computer signal indicating that the CPU should suspend its current task to service a designated activity

interrupt level the relative priority at which a device can interrupt

interval scanning scanning method where there is a longer interval between scans than there is between individual channels comprising a scan

I/O input/output—the transfer of data to/from a computer system involving communications channels, operator interface devices, and/or data acquisition and control interfaces

I_{OH} current, output high

I_{OL} current, output low

IRQ interrupt request

K

k kilo—the standard metric prefix for 1,000, or $10^3$, used with units of measure such as volts, hertz, and meters
<table>
<thead>
<tr>
<th>Abbreviation</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>K</td>
<td>kilo—the prefix for 1,024, or $2^{10}$, used with B in quantifying data or computer memory</td>
</tr>
<tr>
<td>kS</td>
<td>1,000 samples</td>
</tr>
<tr>
<td>L</td>
<td>LabVIEW laboratory virtual instrument engineering workbench</td>
</tr>
<tr>
<td>LED</td>
<td>light-emitting diode</td>
</tr>
<tr>
<td>library</td>
<td>a file containing compiled object modules, each comprised of one or more functions, that can be linked to other object modules that make use of these functions. NIDAQMSC.LIB is a library that contains NI-DAQ functions. The NI-DAQ function set is broken down into object modules so that only the object modules that are relevant to your application are linked in, while those object modules that are not relevant are not linked.</td>
</tr>
<tr>
<td>linearity</td>
<td>the adherence of device response to the equation $R = KS$, where $R$ = response, $S$ = stimulus, and $K$ = a constant</td>
</tr>
<tr>
<td>LSB</td>
<td>least significant bit</td>
</tr>
<tr>
<td>M</td>
<td>MIO multifunction I/O</td>
</tr>
<tr>
<td>MITE</td>
<td>MXI Interface to Everything—a custom ASIC designed by National Instruments that implements the PCI bus interface. The MITE supports bus mastering for high-speed data transfers over the PCI bus.</td>
</tr>
<tr>
<td>MS</td>
<td>million samples</td>
</tr>
<tr>
<td>MSB</td>
<td>most significant bit</td>
</tr>
<tr>
<td>mux</td>
<td>multiplexer—a switching device with multiple inputs that sequentially connects each of its inputs to its output, typically at high speeds, in order to measure several signals with a single analog input channel</td>
</tr>
<tr>
<td>N</td>
<td>NC normally closed, or not connected</td>
</tr>
</tbody>
</table>
Glossary

NI-DAQ National Instruments driver software for DAQ hardware

noise an undesirable electrical signal—Noise comes from external sources such as the AC power line, motors, generators, transformers, fluorescent lights, soldering irons, CRT displays, computers, electrical storms, welders, radio transmitters, and internal sources such as semiconductors, resistors, and capacitors. Noise corrupts signals you are trying to send or receive.

nonlatched digital I/O a type of digital acquisition/generation where LabVIEW updates the digital lines or port states immediately or returns the digital value of an input line. Also called immediate digital I/O or non-handshaking.

nonreferenced signal sources signal sources with voltage signals that are not connected to an absolute reference or system ground. Also called floating signal sources. Some common example of nonreferenced signal sources are batteries, transformers, or thermocouples.

NRSE nonreferenced single-ended mode—all measurements are made with respect to a common (NRSE) measurement system reference, but the voltage at this reference can vary with respect to the measurement system ground

O

OUT output pin—a counter output pin where the counter can generate various TTL pulse waveforms

output settling time the amount of time required for the analog output voltage to reach its final value within specified limits

output slew rate the maximum rate of change of analog output voltage from one level to another

P

PCI Peripheral Component Interconnect—a high-performance expansion bus architecture originally developed by Intel to replace ISA and EISA. It is achieving widespread acceptance as a standard for PCs and work-stations; it offers a theoretical maximum transfer rate of 132 Mbytes/s.

peak to peak a measure of signal amplitude; the difference between the highest and lowest excursions of the signal
Glossary

<table>
<thead>
<tr>
<th>Term</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>PFI</td>
<td>programmable function input</td>
</tr>
<tr>
<td>PFI0/TRIG1</td>
<td>PFI0/trigger 1</td>
</tr>
<tr>
<td>PFI1/TRIG2</td>
<td>PFI1/trigger 2</td>
</tr>
<tr>
<td>PFI2/CONVERT*</td>
<td>PFI2/convert</td>
</tr>
<tr>
<td>PFI3/GPCTR1_SOURCE</td>
<td>PFI3/general purpose counter 1 source</td>
</tr>
<tr>
<td>PFI4/GPCTR1_GATE</td>
<td>PFI4/general purpose counter 1 gate</td>
</tr>
<tr>
<td>PFI5/UPDATE*</td>
<td>PFI5/update</td>
</tr>
<tr>
<td>PFI6/WFTRIG</td>
<td>PFI6/waveform trigger</td>
</tr>
<tr>
<td>PFI7/STARTSCAN</td>
<td>PFI7/start of scan</td>
</tr>
<tr>
<td>PFI8/GPCTR0_SOURCE</td>
<td>PFI8/general purpose counter 0 source</td>
</tr>
<tr>
<td>PFI9/GPCTR0_GATE</td>
<td>PFI9/general purpose counter 0 gate</td>
</tr>
<tr>
<td>PGIA</td>
<td>programmable gain instrumentation amplifier</td>
</tr>
<tr>
<td>Plug and Play devices</td>
<td>devices that do not require DIP switches or jumpers to configure resources on the devices—also called switchless devices</td>
</tr>
<tr>
<td>port</td>
<td>(1) a communications connection on a computer or a remote controller (2) a digital port, consisting of four or eight lines of digital input and/or output</td>
</tr>
<tr>
<td>posttriggering</td>
<td>the technique used on a DAQ board to acquire a programmed number of samples after trigger conditions are met</td>
</tr>
<tr>
<td>PPI</td>
<td>programmable peripheral interface</td>
</tr>
<tr>
<td>ppm</td>
<td>parts per million</td>
</tr>
<tr>
<td>pretriggering</td>
<td>the technique used on a DAQ board to keep a continuous buffer filled with data, so that when the trigger conditions are met, the sample includes the data leading up to the trigger condition</td>
</tr>
<tr>
<td>pts</td>
<td>points</td>
</tr>
</tbody>
</table>
### Glossary

<table>
<thead>
<tr>
<th>Term</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>pu</td>
<td>pullup</td>
</tr>
<tr>
<td>pulse trains</td>
<td>multiple pulses</td>
</tr>
<tr>
<td>pulsed output</td>
<td>a form of counter signal generation by which a pulse is outputted when a counter reaches a certain value</td>
</tr>
<tr>
<td>Q</td>
<td>quantization error the inherent uncertainty in digitizing an analog value due to the finite resolution of the conversion process</td>
</tr>
<tr>
<td>R</td>
<td>RAM random-access memory</td>
</tr>
<tr>
<td>real time</td>
<td>a property of an event or system in which data is processed as it is acquired instead of being accumulated and processed at a later time</td>
</tr>
<tr>
<td>referenced signal sources</td>
<td>signal sources with voltage signals that are referenced to a system ground, such as the earth or a building ground. Also called grounded signal sources.</td>
</tr>
<tr>
<td>relative accuracy</td>
<td>a measure in LSB of the accuracy of an ADC. It includes all non-linearity and quantization errors. It does not include offset and gain errors of the circuitry feeding the ADC.</td>
</tr>
<tr>
<td>resolution</td>
<td>the smallest signal increment that can be detected by a measurement system. Resolution can be expressed in bits, in proportions, or in percent of full scale. For example, a system has 12-bit resolution, one part in 4,096 resolution, and 0.0244% of full scale.</td>
</tr>
<tr>
<td>ribbon cable</td>
<td>a flat cable in which the conductors are side by side</td>
</tr>
<tr>
<td>rise time</td>
<td>the difference in time between the 10% and 90% points of a system’s step response</td>
</tr>
<tr>
<td>rms</td>
<td>root mean square—the square root of the average value of the square of the instantaneous signal amplitude; a measure of signal amplitude</td>
</tr>
<tr>
<td>RSE</td>
<td>referenced single-ended mode—all measurements are made with respect to a common reference measurement system or a ground. Also called a grounded measurement system.</td>
</tr>
</tbody>
</table>
RTSI bus | real-time system integration bus—the National Instruments timing bus that connects DAQ boards directly, for precise synchronization of functions. For PCI boards, the connection is made by means of connectors on top of the board. For PXI boards, the connection is made across the PXI trigger bus.

s | seconds

S | samples

sample counter | the clock that counts the output of the channel clock, in other words, the number of samples taken. On boards with simultaneous sampling, this counter counts the output of the scan clock and hence the number of scans.

scan | one or more analog or digital input samples. Typically, the number of input samples in a scan is equal to the number of channels in the input group. For example, one pulse from the scan clock produces one scan which acquires one new sample from every analog input channel in the group.

scan clock | the clock controlling the time interval between scans.

scan rate | the number of scans per second. For example, a scan rate of 10 Hz means sampling each channel 10 times per second.

SCXI | Signal Conditioning eXtensions for Instrumentation—the National Instruments product line for conditioning low-level signals within an external chassis near sensors so only high-level signals are sent to DAQ boards in the noisy PC environment

SE | single-ended—a term used to describe an analog input that is measured with respect to a common ground

self-calibrating | a property of a DAQ board that has an extremely stable onboard reference and calibrates its own A/D and D/A circuits without manual adjustments by the user

sensor | a device that responds to a physical stimulus (heat, light, sound, pressure, motion, flow, and so on), and produces a corresponding electrical signal

settling time | the amount of time required for a voltage to reach its final value within specified limits
### Glossary

<table>
<thead>
<tr>
<th>Term</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>Shannon Sampling</td>
<td>a law of sampling theory stating that if a continuous bandwidth-limited signal contains no frequency components higher than half the frequency at which it is sampled, then the original signal can be recovered without distortion</td>
</tr>
<tr>
<td>Theorem</td>
<td></td>
</tr>
<tr>
<td>S/H</td>
<td>sample-and-hold—a circuit that acquires and stores an analog voltage on a capacitor for a short period of time</td>
</tr>
<tr>
<td>Signal Conditioning</td>
<td>the manipulation of signals to prepare them for digitizing</td>
</tr>
<tr>
<td>SISO SOURCE</td>
<td>SI counter clock signal</td>
</tr>
<tr>
<td>SNR</td>
<td>signal-to-noise ratio—the ratio of the overall rms signal level to the rms noise level, expressed in decibels</td>
</tr>
<tr>
<td>Software Trigger</td>
<td>a programmed event that triggers an event such as data acquisition</td>
</tr>
<tr>
<td>Software Triggering</td>
<td>a method of triggering in which you simulate an analog trigger using software. Also called conditional retrieval.</td>
</tr>
<tr>
<td>SOURCE</td>
<td>source signal</td>
</tr>
<tr>
<td>SS</td>
<td>simultaneous sampling—a property of a system in which each input or output channel is digitized or updated at the same instant</td>
</tr>
<tr>
<td>S/s</td>
<td>samples per second—used to express the rate at which a DAQ board samples an analog signal</td>
</tr>
<tr>
<td>STARTSCAN</td>
<td>start scan signal</td>
</tr>
<tr>
<td>STC</td>
<td>system timing controller</td>
</tr>
<tr>
<td>Synchronous</td>
<td>(1) hardware—a property of an event that is synchronized to a reference clock (2) software—a property of a function that begins an operation and returns only when the operation is complete</td>
</tr>
<tr>
<td>TC</td>
<td>terminal count—the highest value of a counter</td>
</tr>
<tr>
<td>T/H</td>
<td>track-and-hold—a circuit that tracks an analog voltage and holds the value on command</td>
</tr>
</tbody>
</table>
### Glossary

<table>
<thead>
<tr>
<th>Term</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>THD</td>
<td>total harmonic distortion—the ratio of the total rms signal due to harmonic distortion to the overall rms signal, in decibel or a percentage</td>
</tr>
<tr>
<td>THD+N</td>
<td>signal-to-THD plus noise—the ratio in decibels of the overall rms signal to the rms signal of harmonic distortion plus noise introduced</td>
</tr>
<tr>
<td>throughput rate</td>
<td>the data, measured in bytes/s, for a given continuous operation, calculated to include software overhead</td>
</tr>
<tr>
<td>transducer</td>
<td>See sensor</td>
</tr>
<tr>
<td>transfer rate</td>
<td>the rate, measured in bytes/s, at which data is moved from source to destination after software initialization and set up operations; the maximum rate at which the hardware can operate</td>
</tr>
<tr>
<td>TRIG</td>
<td>trigger signal</td>
</tr>
<tr>
<td>trigger</td>
<td>any event that causes or starts some form of data capture</td>
</tr>
<tr>
<td>TTL</td>
<td>transistor-transistor logic</td>
</tr>
<tr>
<td><strong>U</strong></td>
<td></td>
</tr>
<tr>
<td>UI</td>
<td>update interval</td>
</tr>
<tr>
<td>unipolar</td>
<td>a signal range that is always positive (for example, 0 to +10 V)</td>
</tr>
<tr>
<td>UISOURCE</td>
<td>update interval counter clock signal</td>
</tr>
<tr>
<td>update</td>
<td>the output equivalent of a scan. One or more analog or digital output samples. Typically, the number of output samples in an update is equal to the number of channels in the output group. For example, one pulse from the update clock produces one update which sends one new sample to every analog output channel in the group.</td>
</tr>
<tr>
<td>update rate</td>
<td>the number of output updates per second</td>
</tr>
<tr>
<td><strong>V</strong></td>
<td></td>
</tr>
<tr>
<td>V</td>
<td>volts</td>
</tr>
<tr>
<td>Vcc</td>
<td>positive supply voltage</td>
</tr>
</tbody>
</table>
Glossary

VDC volts direct current

VI virtual instrument—(1) a combination of hardware and/or software elements, typically used with a PC, that has the functionality of a classic stand-alone instrument (2) a LabVIEW software module (VI), which consists of a front panel user interface and a block diagram program

V_{IH} volts, input high

V_{IL} volts, input low

V_{in} volts in

V_{m} measured voltage

V_{OH} volts, output high

V_{OL} volts, output low

V_{ref} reference voltage

V_{rms} volts, root mean square

W

waveform multiple voltage readings taken at a specific sampling rate

WFTRIG waveform generation trigger signal

working voltage the highest voltage that should be applied to a product in normal use, normally well under the breakdown voltage for safety margin. *See also* breakdown voltage.
Index

Numbers
+5 V signal
description (table), 4-4
self-resetting fuse, C-1
82C55A Programmable Peripheral Interface. See PPI (Programmable Peripheral Interface).
6023E/6024E/6025E boards. See also hardware overview.
    block diagram, 3-1
    features, 1-1 to 1-2
    optional equipment, 1-6
    requirements for getting started, 1-2 to 1-3
    software programming choices, 1-3 to 1-6
        National Instruments application software, 1-4
        NI-DAQ driver software, 1-4 to 1-5
        register-level programming, 1-6
    unpacking, 1-3
    using PXI with CompactPCI, 1-2

A
ACH<0..15> signal
description (table), 4-4
signal summary (table), 4-7
ACK* signal
description (table), 4-25
mode 1 output timing (figure), 4-28
mode 2 bidirectional timing (figure), 4-29
acquisition timing connections. See DAQ timing connections.
AIGATE signal, 4-39
AIGND signal
    analog input mode, 4-10
description (table), 4-4
signal summary (table), 4-7
AISENSE signal
description (table), 4-4
NRSE mode, 4-10
signal summary (table), 4-7
analog input
    available input configurations (table), 3-2
commom questions, C-2 to C-3
dither, 3-3 to 3-4
input modes, 3-2
input range, 3-2 to 3-3
multichannel scanning considerations, 3-4 to 3-5
analog input signal connections, 4-9 to 4-11
common-mode signal rejection considerations, 4-19
differential connections, 4-13 to 4-16
ground-referenced signal sources, 4-14
nonreferenced or floating signal sources, 4-15 to 4-16
exceeding common-mode input ranges (caution), 4-10
PGIA (figure), 4-10
recommended input connections (figure), 4-12
single-ended connection, 4-17 to 4-19
    floating signal sources (RSE configuration), 4-18
grounded signal sources (NRSE configuration), 4-18 to 4-19
summary of input connections (table), 4-12
types of signal sources, 4-8 to 4-9
    floating signal sources, 4-8 to 4-9
ground-referenced signal sources, 4-9
analog input specifications, A-1 to A-4
accuracy information, A-2
amplifier characteristics, A-3
dynamic characteristics, A-4
input characteristics, A-1 to A-2
stability, A-4
Index

transfer characteristics, A-3
analog output
  analog output glitch, 3-5
  common questions, C-2 to C-3
  overview, 3-5
  signal connections, 4-20
analog output specifications, A-4 to A-6
  accuracy information, A-5
  dynamic characteristics, A-6
  output characteristics, A-4 to A-5
  stability, A-6
  transfer characteristics, A-5 to A-6
  voltage output, A-6
AOGND signal
  description (table), 4-4
  signal summary (table), 4-7

B
  bipolar input, 3-2
  block diagram, 3-1
  board and RTSI clocks, 3-8
  bulletin board support, D-1

C
  cables. See also I/O connectors.
    custom cabling, B-1 to B-2
    field wiring considerations, 4-49 to 4-50
    optional equipment, 1-6
  calibration, 5-1 to 5-3
    adjusting gain error, 5-3
    external calibration, 5-2
    loading calibration constants, 5-1 to 5-2
    self-calibration, 5-2
    specifications, A-9
  charge injection, 3-5
  clocks, board and RTSI, 3-8
  commonly asked questions. See questions and answers.
common-mode signal rejection considerations, 4-19
CompactPCI products, using with PXI, 1-2
ComponentWorks software, 1-4
configuration
  common questions, C-2
  hardware configuration, 2-3
  connectors. See I/O connectors.
  CONVERT* signal
    DAQ timing connections, 4-38 to 4-39
    signal routing (figure), 3-7
  custom cabling, B-1 to B-2
  customer communication, xiv, D-1 to D-2

D
  DAC0OUT signal
    analog output signal connections, 4-20
    description (table), 4-4
    signal summary (table), 4-7
  DAC1OUT signal
    analog output signal connections, 4-20
    description (table), 4-4
    signal summary (table), 4-7
  DAQ timing connections, 4-32 to 4-40
    AIGATE signal, 4-39
    CONVERT* signal, 4-38 to 4-39
    EXTSTROBE* signal, 4-33 to 4-34
    SCANCLK signal, 4-33
    SISOURCE signal, 4-40
    STARTSCAN signal, 4-36 to 4-38
    TRIG1 signal, 4-34 to 4-35
    TRIG2 signal, 4-35 to 4-36
    typical posttriggered acquisition (figure), 4-32
    typical pretriggered acquisition (figure), 4-33
  DAQ-STC, C-1
  DATA signal
    description (table), 4-26
    mode 1 input timing (figure), 4-27
mode 1 output timing (figure), 4-28
mode 2 bidirectional timing (figure), 4-29
DGND signal
description (table), 4-4
signal summary (table), 4-7
DIFF mode
description (table), 3-2
recommended configuration
(figure), 4-12
differential connections, 4-13 to 4-16
ground-referenced signal sources, 4-14
nonreferenced or floating signal sources,
4-15 to 4-16
when to use, 4-13
digital I/O. See also PPI (Programmable Peripheral Interface).
common questions, C-3 to C-5
overview, 3-6
signal connections, 4-21
digital I/O specifications, A-7 to A-8
DIO<0..7>, A-7
PA<0..7>, PB<0..7>, PC<0..7>,
A-7 to A-8
digital trigger specifications, A-9
DIO power-up state, changing to pulled low,
4-24 to 4-25
DIO<0..7> signal
description (table), 4-4
digital I/O signal connections, 4-21
digital I/O specifications, A-7
signal summary (table), 4-7
dither, 3-3 to 3-4
documentation
conventions used in manual, xii-xiii
National Instruments documentation, xiii
organization of manual, xi-xii
related documentation, xiv

E
EEPROM storage of calibration constants, 5-1
electronic support services, D-1 to D-2
e-mail support, D-2
environmental noise, 4-49 to 4-50
equipment, optional, 1-6
EXTSTROBE* signal
   DAQ timing connections, 4-33 to 4-34
description (table), 4-5
signal summary (table), 4-7

F
fax and telephone support numbers, D-2
Fax-on-Demand support, D-2
field wiring considerations, 4-49 to 4-50
floating signal sources
description, 4-8 to 4-9
differential connections, 4-15 to 4-16
single-ended connections (RSE configuration), 4-18
FREQ_OUT signal
description (table), 4-6
genral-purpose timing signal
close connections, 4-49
al summary (table), 4-8
requently asked questions. See questions and answers.
FTP support, D-1
fuse, self-resetting, C-1

G
gain error, adjusting, 5-3
genral-purpose timing signal connections,
4-43 to 4-49
FREQ_OUT signal, 4-49
GPCTR0_GATE signal, 4-44
GPCTR0_OUT signal, 4-45
GPCTR0_SOURCE signal, 4-43 to 4-44
GPCTR0_UP_DOWN signal, 4-45
Index

GPCTR1_GATE signal, 4-46 to 4-47
GPCTR1_OUT signal, 4-47
GPCTR1_SOURCE signal, 4-45 to 4-46
GPCTR1_UP_DOWN signal, 4-47 to 4-49
glitch, analog output, 3-5
GPCTR0_GATE signal, 4-44
GPCTR0_OUT signal
description (table), 4-6
general-purpose timing signal
c conn ections, 4-45
signal summary (table), 4-8
GPCTR0_SOURCE signal, 4-43 to 4-44
GPCTR0_UP_DOWN signal, 4-45
GPCTR1_GATE signal, 4-46 to 4-47
GPCTR1_OUT signal
description (table), 4-5
general-purpose timing signal
c conn ections, 4-47
signal summary (table), 4-8
GPCTR1_SOURCE signal, 4-45 to 4-46
GPCTR1_UP_DOWN signal, 4-47 to 4-49
ground-referenced signal sources
description, 4-9
differential connections, 4-14
single-ended connections (NRSE
configuration), 4-18 to 4-19
timing signal routing, 3-6 to 3-10
board and RTSI clocks, 3-8
programmable function inputs,
3-7 to 3-8
RTSI triggers, 3-8 to 3-10

I

IBF signal
description (table), 4-25
mode 1 input timing (figure), 4-27
mode 2 bidirectional timing (figure), 4-29
input modes, 3-2. See also analog input.
input range, 3-2 to 3-3
exceeding common-mode input ranges
(caution), 4-10
measurement precision (table), 3-3
installation
common questions, C-2
hardware, 2-1 to 2-3
software, 2-1
unpacking 6023E/6024E/6025E, 1-3
INTR signal
description (table), 4-26
mode 1 input timing (figure), 4-27
mode 1 output timing (figure), 4-28
mode 2 bidirectional timing (figure), 4-29
I/O connectors, 4-1 to 4-8
exceeding maximum ratings (warning),
4-1
optional connectors, B-2 to B-6
50-pin E Series connector pin
assignments (figure), B-5
50-pin extended digital input
connector pin assignments
(figure), B-6
68-pin E Series connector pin
assignments (figure), B-3
68-pin extended digital input
connector pin assignments
(figure), B-4

H

hardware
configuration, 2-3
installation, 2-1 to 2-3
hardware overview
analog input, 3-2 to 3-5
dither, 3-3 to 3-4
input mode, 3-2
input range, 3-2 to 3-3
analog output, 3-5
block diagram, 3-1
digital I/O, 3-6

6023E/6024E/6025E User Manual I-4 © National Instruments Corporation
pin assignments (table)
  6023E/6024E, 4-2
  6025E, 4-3

L
LabVIEW and LabWindows/CVI application software, 1-4

M
manual. See documentation.
mode 1 input timing (figure), 4-27
mode 1 output timing (figure), 4-28
mode 2 bidirectional timing (figure), 4-29
multichannel scanning considerations, 3-4 to 3-5

N
NI-DAQ driver software, 1-4 to 1-5
noise, environmental, 4-49 to 4-50
NRSE (nonreferenced single-ended) mode configuration, 4-10
description (table), 3-2
differential connections, 4-15 to 4-16
recommended configuration (figure), 4-12
single-ended connections for ground-referenced signal sources, 4-18 to 4-19

O
OBF* signal
description (table), 4-26
mode 1 output timing (figure), 4-28
mode 2 bidirectional timing (figure), 4-29
operating environment specifications, A-10
optional equipment, 1-6

P
PA<0..7> signal
description (table), 4-4
digital I/O specifications, A-7 to A-8
signal summary (table), 4-7
PB<0..7> signal
description (table), 4-4
digital I/O specifications, A-7 to A-8
signal summary (table), 4-7
PC<0..7> signal
description (table), 4-4
digital I/O specifications, A-7 to A-8
signal summary (table), 4-7
PFI0/TRIG1 signal
description (table), 4-5
signal summary (table), 4-7
PFI1/TRIG2 signal
description (table), 4-5
signal summary (table), 4-7
PFI2/CONVERT* signal
description (table), 4-5
signal summary (table), 4-7
PFI3/GPCTR1_SOURCE signal
description (table), 4-5
signal summary (table), 4-7
PFI4/GPCTR1_GATE signal
description (table), 4-5
signal summary (table), 4-8
PFI5/UPDATE signal
description (table), 4-6
signal summary (table), 4-8
PFI6/WFTRIG signal
description (table), 4-6
signal summary (table), 4-8
PFI7/STARTSCAN signal
description (table), 4-6
signal summary (table), 4-8
PFI8/GPCTR0_SOURCE signal
description (table), 4-6
signal summary (table), 4-8
Index

PFI9/GPCTR0_GATE signal
- description (table), 4-6
- signal summary (table), 4-8

PFIs (programmable function inputs)
- common questions, C-4 to C-5
- signal routing, 3-7 to 3-8
- timing connections, 4-31 to 4-32

PGIA (programmable gain instrumentation amplifier)
- analog input modes, 4-10 to 4-11
- differential connections
  - ground-referenced signal sources (figure), 4-14
  - nonreferenced or floating signal sources, 4-15 to 4-16
- single-ended connections
  - floating signal sources (figure), 4-18
  - ground-referenced signal sources (figure), 4-19

physical specifications, A-9 to A-10
- pin assignments
  - 6023E/6024E (figure), 4-2
  - 6025E (figure), 4-3

Port C pin assignments
- description, 4-23
- signal assignments (table), 4-23
- posttriggered acquisition (figure), 4-32
- power connections, 4-30
- power requirement specifications, A-9
- power-up state, digital I/O, 4-24 to 4-25

PPI (Programmable Peripheral Interface)
- 6025E only, 4-22 to 4-23
- changing DIO power-up state to pulled low, 4-24 to 4-25
- digital I/O connections block diagram (figure), 4-22
- mode 1 input timing (figure), 4-27
- mode 1 output timing (figure), 4-28
- mode 2 bidirectional timing (figure), 4-29

Port C pin assignments, 4-23
- power-up state, 4-24 to 4-25

signal names used in diagrams (table), 4-25 to 4-26
- timing specifications, 4-25 to 4-29
- pretriggered acquisition (figure), 4-32
- programmable function inputs (PFIs). See PFIs (programmable function inputs).
- programmable gain instrumentation amplifier. See PGIA (programmable gain instrumentation amplifier).

Programmable Peripheral Interface (PPI). See PPI (Programmable Peripheral Interface).
PXI products, using with CompactPCI, 1-2

Q
- questions and answers, C-1 to C-5
  - analog input and output, C-2 to C-3
  - general information, C-1
  - installation and configuration, C-2
  - timing and digital I/O, C-3 to C-5

R
- RD* signal
  - description (table), 4-26
  - mode 1 input timing (figure), 4-27
  - mode 2 bidirectional timing (figure), 4-29
- referenced single-ended input (RSE). See RSE (referenced single-ended) mode.
- register-level programming, 1-6
- requirements for getting started, 1-2 to 1-3
- RSE (referenced single-ended) mode configuration, 4-10
- description (table), 3-2
- recommended configuration (figure), 4-12
- single-ended connections for floating signal sources, 4-18

RTSI clocks, 3-8
RTSI trigger lines
- overview, 3-8
Index

pins used by PXI E series board (table), 5-10
signal connection
  PCI boards (figure), 3-9
  PXI boards (figure), 3-10
specifications, A-9

S
sampling rate, C-1
SCANCLK signal
  DAQ timing connections, 4-33
description (table), 4-5
  signal summary (table), 4-7
scanning, multichannel, 3-4 to 3-5
settling time, in multichannel scanning, 3-5
signal connections
  analog input, 4-8 to 4-19
    common-mode signal rejection considerations, 4-19
differential connection considerations, 4-13 to 4-16
  input modes, 4-9 to 4-11
  single-ended connection considerations, 4-17 to 4-19
  summary of input connections (table), 4-12
types of signal sources, 4-8 to 4-9
analog output, 4-20
digital I/O, 4-21
field wiring considerations, 4-49 to 4-50
I/O connectors, 4-1 to 4-8
  exceeding maximum ratings (warning), 4-1
  I/O connector signal descriptions (table), 4-4 to 4-6
  I/O signal summary (table), 4-7 to 4-8
  pin assignments (figure), 4-2 to 4-3
I/O connectors, optional, B-2 to B-6
  50-pin E Series connector pin assignments (figure), B-5
  50-pin extended digital input connector pin assignments (figure), B-6
  68-pin E Series connector pin assignments (figure), B-3
  68-pin extended digital input connector pin assignments (figure), B-4
power connections, 4-30
Programmable Peripheral Interface
  6025E only, 4-22 to 4-23
  mode 1 input timing (figure), 4-27
  mode 1 output timing (figure), 4-28
  mode 2 bidirectional timing (figure), 4-29
Port C pin assignments, 4-23
power-up state, 4-24 to 4-25
signal names used in diagrams (table), 4-25 to 4-26
timing specifications, 4-25 to 4-29
timing connections, 4-30 to 4-49
  DAQ timing connections, 4-32 to 4-40
general-purpose timing signal connections, 4-43 to 4-49
programmable function input connections, 4-31 to 4-32
waveform generation timing connections, 4-40 to 4-43
signal sources, 4-8 to 4-9
  floating signal sources, 4-8 to 4-9
ground-referenced signal sources, 4-9
single-ended connections, 4-17 to 4-19
  floating signal sources (RSE configuration), 4-18
grounded signal sources (NRSE configuration), 4-18 to 4-19
  when to use, 4-17
SISOURCE signal, 4-40
software installation, 2-1
software programming choices, 1-3 to 1-6
ComponentWorks, 1-4
LabVIEW and LabWindows/CVI, 1-4
National Instruments application software, 1-4
NI-DAQ driver software, 1-4 to 1-5
register-level programming, 1-6
VirtualBench, 1-4
specifications
analog input, A-1 to A-4
  accuracy information, A-2
  amplifier characteristics, A-3
  dynamic characteristics, A-4
  input characteristics, A-1 to A-2
  stability, A-4
  transfer characteristics, A-3
analog output, A-4 to A-6
  accuracy information, A-5
  dynamic characteristics, A-6
  output characteristics, A-4 to A-5
  stability, A-6
  transfer characteristics, A-5 to A-6
  voltage output, A-6
calibration, A-9
digital I/O, A-7 to A-8
  DIO<0..7>, A-7
  PA<0..7>, PB<0..7>, PC<0..7>, A-7 to A-8
operating environment, A-10
physical, A-9 to A-10
power requirement, A-9
storage environment, A-10
timing I/O, A-8
triggers, A-9
  digital trigger, A-9
  RTSI trigger, A-9
STARTSCAN signal, 4-36 to 4-38

STB* signal
  description (table), 4-25
  mode 1 input timing (figure), 4-27
  mode 2 bidirectional timing (figure), 4-29
storage environment specifications, A-10

t
technical support, D-1 to D-2
telephone and fax support numbers, D-2
timing connections, 4-30 to 4-49
  DAQ timing connections, 4-32 to 4-40
    AIGATE signal, 4-39
    CONVERT* signal, 4-38 to 4-39
    EXTSTROBE* signal, 4-33 to 4-34
    SCANCLK signal, 4-33
    SISOURCE signal, 4-40
    STARTSCAN signal, 4-36 to 4-38
    TRIG1 signal, 4-34 to 4-35
    TRIG2 signal, 4-35 to 4-36
    typical posttriggered acquisition (figure), 4-32
    typical pretriggered acquisition (figure), 4-33
general-purpose timing signal connections, 4-43 to 4-49
  FREQ_OUT signal, 4-49
  GPCTR0_GATE signal, 4-44
  GPCTR0_OUT signal, 4-45
  GPCTR0_SOURCE signal, 4-43 to 4-44
  GPCTR0_UP_DOWN signal, 4-45
  GPCTR1_GATE signal, 4-46 to 4-47
  GPCTR1_OUT signal, 4-47
  GPCTR1_SOURCE signal, 4-45 to 4-46
  GPCTR1_UP_DOWN signal, 4-47 to 4-49
overview, 4-30
programmable function input connections, 4-31 to 4-32
Index

timing I/O connections (figure), 4-31
waveform generation timing connections, 4-40 to 4-43
  UISOURCE signal, 4-42 to 4-43
  UPDATE* signal, 4-41 to 4-42
  WFTRIG signal, 4-40 to 4-41
timing I/O
  common questions, C-3 to C-5
  specifications, A-8
timing signal routing, 3-6 to 3-10
  board and RTSI clocks, 3-8
  CONVERT* signal routing (figure), 3-7
  programmable function inputs, 3-7 to 3-8
  RTSI triggers, 3-8 to 3-10
timing specifications, 4-25 to 4-29
  mode 1 input timing (figure), 4-27
  mode 1 output timing (figure), 4-28
  mode 2 bidirectional timing (figure), 4-29
  signal names used in diagrams (table), 4-25 to 4-26
TRIG1 signal, 4-34 to 4-35
TRIG2 signal, 4-35 to 4-36
trigger specifications, A-9
  digital trigger, A-9
  RTSI trigger, A-9
triggers, RTSI. See RTSI trigger lines.

W
waveform generation, questions about, C-2 to C-3
waveform generation timing connections, 4-40 to 4-43
  UISOURCE signal, 4-42 to 4-43
  UPDATE* signal, 4-41 to 4-42
  WFTRIG signal, 4-40 to 4-41
WFTRIG signal, 4-40 to 4-41
WR* signal
  description (table), 4-26
  mode 1 output timing (figure), 4-28
  mode 2 bidirectional timing (figure), 4-29

U
UISOURCE signal, 4-42 to 4-43
unpacking 6023E/6024E/6025E, 1-3
UPDATE* signal, 4-41 to 4-42

V
VCC signal (table), 4-7
VirtualBench software, 1-4
voltage output specifications, A-6